Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp1833787pxb; Mon, 11 Oct 2021 14:14:32 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxK2dJyo7dtQ9b396UnITDcVqfdPlX7/nOHN6fdwSS/nuVkTkGPcNQ3k14YhhFGSf6ejo6U X-Received: by 2002:a05:6402:350c:: with SMTP id b12mr45276787edd.244.1633986872350; Mon, 11 Oct 2021 14:14:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1633986872; cv=none; d=google.com; s=arc-20160816; b=yojK3HpEwGUJoJVMolWvsNInTTpCoSrYxxCvjfC10SlnO19R0eZdSAOc7G+bl23C5B j+Yv4yf1td8Wk4j5lsJBI0F5Fi9ZNrc+kbQSliTiODbT7RiTnUZm0h6/Zh90hR1w+e6h Cq0LQCIISzvRcO9jjg1LIDwWPj/I9Dk7jH4Z8b2SjOUJvjsgvnWW0KgjtGihOmd2LL+E GVM47ViSy7toA81+D6W/PZK4FA4qledT+UxYlsvXGoU/s7rTlOJzn5gR6McT7M7OiPDc I9CF6UBKnv4+3/BkKU1VFc8UlaWfBDr45gbyltuO24m3ztfCz9oyNFs7r7vjzWeCgXBJ 3J6g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:message-id:references:in-reply-to :subject:cc:to:from:date:content-transfer-encoding:mime-version :sender:dkim-signature; bh=mcbzMvbJjsJzfGMVHA2HceukDUBg6GF8UwE11dJYi1E=; b=JommKtIF22Gw+hyfnNgwtF0QRub692R/ZglcGEDFhy4d7/cmYGXq3H0jYhYPJjJYSt ERYNyOp9IopKEpXGSqPYcZgDPBVOACzFxMo+X3b4TgFe196G/rLdU/0iuy2RHw/kVWC4 GXTpUNjVZEIrgLTK9dmA8DU8LY4y6zsnMm279e+A41GS6EUh8KqBnbYWQtzRzzlFna88 CyY8U9FFLv7ACF4YijA8M5HzirZpWhusaMYjbZRi83O0UHcgic+E/IcOpimXedSCqkfp dqCBPgTiR1ZMFRe7A5pmxQBeyywroz/+k7cv6iI+Foo5LLxn6j6FYjVXqOhOxsiFvPJe 2Yng== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=lsj8debv; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id hq3si24981117ejc.142.2021.10.11.14.13.44; Mon, 11 Oct 2021 14:14:32 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=lsj8debv; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235122AbhJKVLt (ORCPT + 99 others); Mon, 11 Oct 2021 17:11:49 -0400 Received: from m43-7.mailgun.net ([69.72.43.7]:62023 "EHLO m43-7.mailgun.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231994AbhJKVLs (ORCPT ); Mon, 11 Oct 2021 17:11:48 -0400 DKIM-Signature: a=rsa-sha256; v=1; c=relaxed/relaxed; d=mg.codeaurora.org; q=dns/txt; s=smtp; t=1633986587; h=Message-ID: References: In-Reply-To: Subject: Cc: To: From: Date: Content-Transfer-Encoding: Content-Type: MIME-Version: Sender; bh=mcbzMvbJjsJzfGMVHA2HceukDUBg6GF8UwE11dJYi1E=; b=lsj8debvUwv9P22eGb7sAHT2yBDQz6rsb7TlySQaHfVLmCEf9w5E1EYdGurlMQ1RvRjikbO/ hggVvqMa2kWc3cGWsL3RZ+TkKzEnT6hbxZkEsaSXXge6LQOEET6PyaYU0pKoxoMQiV1iCdC5 TOa5kA21vuKT4dOR/T7tu6ga+yw= X-Mailgun-Sending-Ip: 69.72.43.7 X-Mailgun-Sid: WyI0MWYwYSIsICJsaW51eC1rZXJuZWxAdmdlci5rZXJuZWwub3JnIiwgImJlOWU0YSJd Received: from smtp.codeaurora.org (ec2-35-166-182-171.us-west-2.compute.amazonaws.com [35.166.182.171]) by smtp-out-n06.prod.us-east-1.postgun.com with SMTP id 6164a81bab9da96e64d20c09 (version=TLS1.2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256); Mon, 11 Oct 2021 21:09:47 GMT Sender: abhinavk=codeaurora.org@mg.codeaurora.org Received: by smtp.codeaurora.org (Postfix, from userid 1001) id 94D03C43618; Mon, 11 Oct 2021 21:09:46 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-caf-mail-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.9 required=2.0 tests=ALL_TRUSTED,BAYES_00, URIBL_BLOCKED autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.codeaurora.org (localhost.localdomain [127.0.0.1]) (using TLSv1 with cipher ECDHE-RSA-AES256-SHA (256/256 bits)) (No client certificate requested) (Authenticated sender: abhinavk) by smtp.codeaurora.org (Postfix) with ESMTPSA id 9096CC43460; Mon, 11 Oct 2021 21:09:45 +0000 (UTC) MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII; format=flowed Content-Transfer-Encoding: 7bit Date: Mon, 11 Oct 2021 14:09:45 -0700 From: abhinavk@codeaurora.org To: Marijn Suijten Cc: phone-devel@vger.kernel.org, ~postmarketos/upstreaming@lists.sr.ht, AngeloGioacchino Del Regno , Konrad Dybcio , Martin Botka , Jami Kettunen , Pavel Dubrova , Rob Clark , Sean Paul , David Airlie , Daniel Vetter , Dmitry Baryshkov , Stephen Boyd , Jonathan Marek , linux-arm-msm@vger.kernel.org, dri-devel@lists.freedesktop.org, freedreno@lists.freedesktop.org, linux-kernel@vger.kernel.org Subject: Re: [Freedreno] [PATCH v2] drm/msm/dsi: Use division result from div_u64_rem in 7nm and 14nm PLL In-Reply-To: <20211011201642.167700-1-marijn.suijten@somainline.org> References: <20211011201642.167700-1-marijn.suijten@somainline.org> Message-ID: <51e9b0197656385025cd5c8a25bf01e8@codeaurora.org> X-Sender: abhinavk@codeaurora.org User-Agent: Roundcube Webmail/1.3.9 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 2021-10-11 13:16, Marijn Suijten wrote: > div_u64_rem provides the result of the division and additionally the > remainder; don't use this function to solely calculate the remainder > while calculating the division again with div_u64. > > A similar improvement was applied earlier to the 10nm pll in > 5c191fef4ce2 ("drm/msm/dsi_pll_10nm: Fix dividing the same numbers > twice"). > > Signed-off-by: Marijn Suijten Reviewed-by: Abhinav Kumar > --- > > Changes in v2: > - Corrected two typos in the first commit-message sentence. > > drivers/gpu/drm/msm/dsi/phy/dsi_phy_14nm.c | 4 +--- > drivers/gpu/drm/msm/dsi/phy/dsi_phy_7nm.c | 4 +--- > 2 files changed, 2 insertions(+), 6 deletions(-) > > diff --git a/drivers/gpu/drm/msm/dsi/phy/dsi_phy_14nm.c > b/drivers/gpu/drm/msm/dsi/phy/dsi_phy_14nm.c > index 9a959a5dcc1e..de3c6556a587 100644 > --- a/drivers/gpu/drm/msm/dsi/phy/dsi_phy_14nm.c > +++ b/drivers/gpu/drm/msm/dsi/phy/dsi_phy_14nm.c > @@ -215,9 +215,7 @@ static void pll_14nm_dec_frac_calc(struct > dsi_pll_14nm *pll, struct dsi_pll_conf > DBG("vco_clk_rate=%lld ref_clk_rate=%lld", vco_clk_rate, fref); > > dec_start_multiple = div_u64(vco_clk_rate * multiplier, fref); > - div_u64_rem(dec_start_multiple, multiplier, &div_frac_start); > - > - dec_start = div_u64(dec_start_multiple, multiplier); > + dec_start = div_u64_rem(dec_start_multiple, multiplier, > &div_frac_start); > > pconf->dec_start = (u32)dec_start; > pconf->div_frac_start = div_frac_start; > diff --git a/drivers/gpu/drm/msm/dsi/phy/dsi_phy_7nm.c > b/drivers/gpu/drm/msm/dsi/phy/dsi_phy_7nm.c > index 9f7c408325ba..36eb6109cb88 100644 > --- a/drivers/gpu/drm/msm/dsi/phy/dsi_phy_7nm.c > +++ b/drivers/gpu/drm/msm/dsi/phy/dsi_phy_7nm.c > @@ -114,9 +114,7 @@ static void dsi_pll_calc_dec_frac(struct > dsi_pll_7nm *pll, struct dsi_pll_config > > multiplier = 1 << FRAC_BITS; > dec_multiple = div_u64(pll_freq * multiplier, divider); > - div_u64_rem(dec_multiple, multiplier, &frac); > - > - dec = div_u64(dec_multiple, multiplier); > + dec = div_u64_rem(dec_multiple, multiplier, &frac); > > if (!(pll->phy->cfg->quirks & DSI_PHY_7NM_QUIRK_V4_1)) > config->pll_clock_inverters = 0x28; > -- > 2.33.0