Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp302943pxb; Fri, 15 Oct 2021 06:00:01 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyHHorEsEziTO0UhwPdVAHgEhfj7B2Mh/CX8eQ12C+CP6l6iisOJKSKyyTl6RBDZut23M23 X-Received: by 2002:a63:be4e:: with SMTP id g14mr9209385pgo.194.1634302801443; Fri, 15 Oct 2021 06:00:01 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1634302801; cv=none; d=google.com; s=arc-20160816; b=vOzZDl9rcO0rTqf9wLC9Ft9XjsGQhOiXJbHLkS30suk4ZYyuviNWgIgyEpCiQq5pdv tCIrLn4pPBkQUNXRlWlmvaAckfKUPJb/8FgHGaCQMyGMl3hK1sdQSz6vQSWY+Ds3dwxr T/OyMe8heCuUFI0hUWEyW2QUammMeQ8NOF4RH7pMB1FNyWbEcyMv6vReaWQn6D4PiB/r SpQfrafp/lHP0tAmW5OQuRZFiW1RsHiXXIQsyhv6LHpNQi0duIixnW61gaUVWApoNQVR G2Rl1a1+pXwfTc5e9QKJhMKUUsALDbq1CS22iwu1dIBhPgC3x/YDa0ITflV1Ltk/vmZD fBRg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=9MpxKFy9YabEreJlMeQ1uF9qXeCkwkfVXPJaDrfb4KE=; b=VjqxyfmUrtC5yjR3FHRi9YNqkXt25JbXlVaAtIxfVGN72gVuBCFMzVKmnVhN3SFcXb b98KpI59tcApqpOb/ztdWobUfrf04o5r+elT0Q6EKimStnFckDHrWZ2vbNGJQXy771PB GPf/1TXlLLnBf51UbD9au7wgy0L45Cl1lmrrQN2J04dV0tkyPmOj/HR8xPD3bHqhSAHM /5GWN088Alk4kSE1tQFdBB1lIYNrRWGBhEVea+atAMO+/cDMuLPHSxb4Lkrgkr+lZJ/y DVVjXdugv5etrm+Tn+4GiQ0p5jiV4LK7E84rlsWBsz46Iqq0TUvR3uQXHIVCCiNHo2b8 SrbA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id r3si775229pgj.572.2021.10.15.05.59.18; Fri, 15 Oct 2021 06:00:01 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235562AbhJOGc6 (ORCPT + 99 others); Fri, 15 Oct 2021 02:32:58 -0400 Received: from inva020.nxp.com ([92.121.34.13]:37862 "EHLO inva020.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S235524AbhJOGcu (ORCPT ); Fri, 15 Oct 2021 02:32:50 -0400 Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 2245A1A1633; Fri, 15 Oct 2021 08:30:43 +0200 (CEST) Received: from aprdc01srsp001v.ap-rdc01.nxp.com (aprdc01srsp001v.ap-rdc01.nxp.com [165.114.16.16]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id B2BC41A1639; Fri, 15 Oct 2021 08:30:42 +0200 (CEST) Received: from localhost.localdomain (shlinux2.ap.freescale.net [10.192.224.44]) by aprdc01srsp001v.ap-rdc01.nxp.com (Postfix) with ESMTP id 6BBC7183F0CB; Fri, 15 Oct 2021 14:30:41 +0800 (+08) From: Richard Zhu To: l.stach@pengutronix.de, bhelgaas@google.com, lorenzo.pieralisi@arm.com Cc: linux-pci@vger.kernel.org, linux-imx@nxp.com, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kernel@pengutronix.de, Richard Zhu Subject: [RESEND v2 5/5] PCI: imx6: Add the compliance tests mode support Date: Fri, 15 Oct 2021 14:05:41 +0800 Message-Id: <1634277941-6672-6-git-send-email-hongxing.zhu@nxp.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1634277941-6672-1-git-send-email-hongxing.zhu@nxp.com> References: <1634277941-6672-1-git-send-email-hongxing.zhu@nxp.com> X-Virus-Scanned: ClamAV using ClamSMTP Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Refer to the system board signal Quality of PCIe archiecture PHY test specification. Signal quality tests(for example: jitters, differential eye opening and so on ) can be executed with devices in the polling.compliance state. To let the device support polling.compliance stat, the clocks and powers shouldn't be turned off when the probe of device driver is failed. Based on CLB(Compliance Load Board) Test Fixture and so on test equipments, the PHY link would be down during the compliance tests. Refer to this scenario, add the i.MX PCIe compliance tests mode enable support, and keep the clocks and powers on, and finish the driver probe without error return. Use the "pci_imx6.compliance=1" in kernel command line to enable the compliance tests mode. Signed-off-by: Richard Zhu --- drivers/pci/controller/dwc/pci-imx6.c | 32 ++++++++++++++++++++------- 1 file changed, 24 insertions(+), 8 deletions(-) diff --git a/drivers/pci/controller/dwc/pci-imx6.c b/drivers/pci/controller/dwc/pci-imx6.c index d6a5d99ffa52..e861a516d517 100644 --- a/drivers/pci/controller/dwc/pci-imx6.c +++ b/drivers/pci/controller/dwc/pci-imx6.c @@ -143,6 +143,10 @@ struct imx6_pcie { #define PHY_RX_OVRD_IN_LO_RX_DATA_EN BIT(5) #define PHY_RX_OVRD_IN_LO_RX_PLL_EN BIT(3) +static bool imx6_pcie_cmp_mode; +module_param_named(compliance, imx6_pcie_cmp_mode, bool, 0644); +MODULE_PARM_DESC(compliance, "i.MX PCIe compliance test mode (1=compliance test mode enabled)"); + static int pcie_phy_poll_ack(struct imx6_pcie *imx6_pcie, bool exp_val) { struct dw_pcie *pci = imx6_pcie->pci; @@ -812,10 +816,12 @@ static int imx6_pcie_start_link(struct dw_pcie *pci) * started in Gen2 mode, there is a possibility the devices on the * bus will not be detected at all. This happens with PCIe switches. */ - tmp = dw_pcie_readl_dbi(pci, offset + PCI_EXP_LNKCAP); - tmp &= ~PCI_EXP_LNKCAP_SLS; - tmp |= PCI_EXP_LNKCAP_SLS_2_5GB; - dw_pcie_writel_dbi(pci, offset + PCI_EXP_LNKCAP, tmp); + if (!imx6_pcie_cmp_mode) { + tmp = dw_pcie_readl_dbi(pci, offset + PCI_EXP_LNKCAP); + tmp &= ~PCI_EXP_LNKCAP_SLS; + tmp |= PCI_EXP_LNKCAP_SLS_2_5GB; + dw_pcie_writel_dbi(pci, offset + PCI_EXP_LNKCAP, tmp); + } /* Start LTSSM. */ imx6_pcie_ltssm_enable(dev); @@ -876,9 +882,12 @@ static int imx6_pcie_start_link(struct dw_pcie *pci) dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG0), dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG1)); imx6_pcie_reset_phy(imx6_pcie); - imx6_pcie_clk_disable(imx6_pcie); - if (imx6_pcie->vpcie && regulator_is_enabled(imx6_pcie->vpcie) > 0) - regulator_disable(imx6_pcie->vpcie); + if (!imx6_pcie_cmp_mode) { + imx6_pcie_clk_disable(imx6_pcie); + if (imx6_pcie->vpcie + && regulator_is_enabled(imx6_pcie->vpcie) > 0) + regulator_disable(imx6_pcie->vpcie); + } return ret; } @@ -1183,8 +1192,15 @@ static int imx6_pcie_probe(struct platform_device *pdev) return ret; ret = dw_pcie_host_init(&pci->pp); - if (ret < 0) + if (ret < 0) { + if (imx6_pcie_cmp_mode) { + dev_info(dev, "Driver loaded with compliance test mode enabled.\n"); + ret = 0; + } else { + dev_err(dev, "Unable to add pcie port.\n"); + } return ret; + } if (pci_msi_enabled()) { u8 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_MSI); -- 2.25.1