Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp129189pxb; Mon, 18 Oct 2021 22:35:59 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwZdlZ7ezLa6gt97zT8P/EsksBuSqRt3Hyoep//h2lsqHmhlROKTS0J+d3LoVVCB5QiiuzQ X-Received: by 2002:a05:6402:354a:: with SMTP id f10mr50196288edd.365.1634621747930; Mon, 18 Oct 2021 22:35:47 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1634621745; cv=none; d=google.com; s=arc-20160816; b=vQDSoU9L8u9ktRU3SkH80bccPlEloqqW8GwJ1F7mv+BXeRiIxTS+hz6m84UndZD4EK hineU+PlxGtRhpLZGpFcAtJQ8DppSubRGPgBv4DhqPvZa8D7zgj4aTYF7RRg4VfqRJ0b RAnzqhFuwAjuI3dht9UVgT1oTXE7IUn1d3juAQo4mg9Jc2XNLh9R/aJKedp7J3duh1Jr 3UEp0im1xCEx/7mxwhWOe+oyvL1JYfbubzInXTowdeIqxW622e4bfHvDmqXRUnGbBAhl AZPiL8+Xj1xt1BgzcxnKCO+GEc5WJIVznUCGDf+PZfaEUvuO/Mqct5nWkisCMmLASZ14 cIpQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=BnIMmMG3GLnlGVFFFmf75XcYfyFqpdunJeIco6oUqBA=; b=MljcZMjS4r9Bt/W6Tdvzh7a5n7uaJ//e8eu3VVBiIGFKtXDfSky3h06zM7aBgMtoDq CP7X8p3G0xiWfFCHtDBy/hbRZ59WpOzBTyjU7pAuE6HDqN/SbPwzvhDqSkVfVDYdYo8G YMCEms4/nZWI1zxfQBUaZ6yNDxQ1lYCY3dtsxtdj/Ap43T7EMCkLxSEydlBB3bGElf9+ e2czKvaVtORLTHsuEO4jB4aPJx0qrdM8mx56K9uPEKV7SVkW1QC4Vmd49Fxj+nRTml0X 50fuTNuF/lylOFAQiL3G1jSe5C+x3567TL4PHqHO23HjBsnULI9Z0es9yf2p507bouvI fc4w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b="YaDTrf/X"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id hr4si34391964ejc.651.2021.10.18.22.35.21; Mon, 18 Oct 2021 22:35:45 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b="YaDTrf/X"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233983AbhJSFci (ORCPT + 99 others); Tue, 19 Oct 2021 01:32:38 -0400 Received: from alexa-out.qualcomm.com ([129.46.98.28]:28017 "EHLO alexa-out.qualcomm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233858AbhJSFca (ORCPT ); Tue, 19 Oct 2021 01:32:30 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; i=@quicinc.com; q=dns/txt; s=qcdkim; t=1634621419; x=1666157419; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version; bh=BnIMmMG3GLnlGVFFFmf75XcYfyFqpdunJeIco6oUqBA=; b=YaDTrf/XmyUNWA55yvPFO3iXisEkxWEAbWQVG6ExV71OyBSMm5ix7HPd a6wYNLZDsGa6g0S7NBJAeTYPCZMpqKuOjojeH8PZe3joxv6DQ8+pAUTsF XOR4mxK3Ji7wT4bLHs3D5Cu+B3VnQ7wyXBsNCc9Goxesw2d+Y73JiHkOX U=; Received: from ironmsg09-lv.qualcomm.com ([10.47.202.153]) by alexa-out.qualcomm.com with ESMTP; 18 Oct 2021 22:30:18 -0700 X-QCInternal: smtphost Received: from nalasex01c.na.qualcomm.com ([10.47.97.35]) by ironmsg09-lv.qualcomm.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 18 Oct 2021 22:30:18 -0700 Received: from fenglinw-gv.qualcomm.com (10.80.80.8) by nalasex01c.na.qualcomm.com (10.47.97.35) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.922.7; Mon, 18 Oct 2021 22:30:14 -0700 From: Fenglin Wu To: , , , Andy Gross , Bjorn Andersson , Rob Herring , CC: , , , , , "David Collins" Subject: [PATCH v2 08/10] bindings: spmi: spmi-pmic-arb: mark interrupt properties as optional Date: Tue, 19 Oct 2021 13:29:19 +0800 Message-ID: <1634621361-17155-9-git-send-email-quic_fenglinw@quicinc.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1634621361-17155-1-git-send-email-quic_fenglinw@quicinc.com> References: <1634621361-17155-1-git-send-email-quic_fenglinw@quicinc.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01b.na.qualcomm.com (10.46.141.250) To nalasex01c.na.qualcomm.com (10.47.97.35) Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: David Collins Mark all interrupt related properties as optional instead of required. Some boards do not required PMIC IRQ support and it isn't needed to handle SPMI bus transactions, so specify it as optional. Signed-off-by: David Collins Signed-off-by: Fenglin Wu --- Documentation/devicetree/bindings/spmi/qcom,spmi-pmic-arb.txt | 2 ++ 1 file changed, 2 insertions(+) diff --git a/Documentation/devicetree/bindings/spmi/qcom,spmi-pmic-arb.txt b/Documentation/devicetree/bindings/spmi/qcom,spmi-pmic-arb.txt index ca645e2..6332507 100644 --- a/Documentation/devicetree/bindings/spmi/qcom,spmi-pmic-arb.txt +++ b/Documentation/devicetree/bindings/spmi/qcom,spmi-pmic-arb.txt @@ -29,6 +29,8 @@ Required properties: - #size-cells : must be set to 0 - qcom,ee : indicates the active Execution Environment identifier (0-5) - qcom,channel : which of the PMIC Arb provided channels to use for accesses (0-5) + +Optional properties: - interrupts : interrupt list for the PMIC Arb controller, must contain a single interrupt entry for the peripheral interrupt - interrupt-names : corresponding interrupt names for the interrupts -- 2.7.4