Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp625254pxb; Tue, 19 Oct 2021 09:35:39 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyTQx7x4qyZc0RaoLDp7gyzd0p/k7bAq3ABZQ3YwbyCUYumefZ1FFWAHMUN1EJn3zuLqrVt X-Received: by 2002:a17:906:ae14:: with SMTP id le20mr39839984ejb.89.1634661338868; Tue, 19 Oct 2021 09:35:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1634661338; cv=none; d=google.com; s=arc-20160816; b=svGvoZrw9MEnXulwaGlow9k/RgFm5b/d3qynKAldfktki4Cb1mWnxmNI21NWfiOrgA KrAztMJb2izw3LaKcszesqqJeBiTer12d6qDD0b5Vke8KM1wgIM0KJxe25pvTi2Zo9/W A1iX7XaZfbJWGH+9iBg+II6fweqHV7ECUwj0J0G9dnyp3iT3hubDzr6oofS0pzYwhaP2 Z/xzcoQASJMNz4/JzFxNJ+1+vABNtUnITMNzCtfnBpgGGcKVkf6r1F44g3wYrMAX98x2 D74EbTe22oJ5/zrX8Zy1034HPIC9/aml1AtEBmkQtW7RM0KJiju+GSLhdPEw31MM4XVe +47w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=KD2XvGkLhnpyXZnfhdfapLL15SXQ7iyO1lzmzLeEybk=; b=Qj0jKizt6rX/nviH20IsSnF4uu8jZwgt8PNZUWs1HvXx9HomSBxnS9W3H3bdcmpcVz NpVnVcawZt9nA8X02lrAp/ESqXCr4rQ2rmMBwc5wig6KPMRIjMZh7F6dse0jcUWbw5ng 3IVCECYgBIYcGmsWKJ0QsnafjUTfexkEMlybjz88uH8uKN6LTyQD3q7m+Gg4B6KwGdLx K/S2VThqTjIbCRlEy6gXZTYK5wovycfq6qjv9rDAeLZhdb6pqLk+uXjxWqHWRlDgO73d 0GRx+iAOqA/BJLPGWzK1+38B6Vj1xf+qWMwFZuMIWcIAAY8KdiOW2qKPbPz5adL4cnBx Zgqw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id nb25si25944095ejc.78.2021.10.19.09.35.14; Tue, 19 Oct 2021 09:35:38 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234326AbhJSQfU (ORCPT + 99 others); Tue, 19 Oct 2021 12:35:20 -0400 Received: from foss.arm.com ([217.140.110.172]:51558 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234309AbhJSQfR (ORCPT ); Tue, 19 Oct 2021 12:35:17 -0400 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 70CE02F; Tue, 19 Oct 2021 09:33:04 -0700 (PDT) Received: from ewhatever.cambridge.arm.com (ewhatever.cambridge.arm.com [10.1.197.1]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPA id D97CD3F694; Tue, 19 Oct 2021 09:33:02 -0700 (PDT) From: Suzuki K Poulose To: will@kernel.org, mathieu.poirier@linaro.org Cc: catalin.marinas@arm.com, anshuman.khandual@arm.com, mike.leach@linaro.org, leo.yan@linaro.org, maz@kernel.org, coresight@lists.linaro.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Suzuki K Poulose , Mark Rutland Subject: [PATCH v6 01/15] arm64: Add Neoverse-N2, Cortex-A710 CPU part definition Date: Tue, 19 Oct 2021 17:31:39 +0100 Message-Id: <20211019163153.3692640-2-suzuki.poulose@arm.com> X-Mailer: git-send-email 2.25.4 In-Reply-To: <20211019163153.3692640-1-suzuki.poulose@arm.com> References: <20211019163153.3692640-1-suzuki.poulose@arm.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add the CPU Partnumbers for the new Arm designs. Cc: Catalin Marinas Cc: Mark Rutland Cc: Will Deacon Acked-by: Catalin Marinas Reviewed-by: Anshuman Khandual Signed-off-by: Suzuki K Poulose --- arch/arm64/include/asm/cputype.h | 4 ++++ 1 file changed, 4 insertions(+) diff --git a/arch/arm64/include/asm/cputype.h b/arch/arm64/include/asm/cputype.h index 6231e1f0abe7..19b8441aa8f2 100644 --- a/arch/arm64/include/asm/cputype.h +++ b/arch/arm64/include/asm/cputype.h @@ -73,6 +73,8 @@ #define ARM_CPU_PART_CORTEX_A76 0xD0B #define ARM_CPU_PART_NEOVERSE_N1 0xD0C #define ARM_CPU_PART_CORTEX_A77 0xD0D +#define ARM_CPU_PART_CORTEX_A710 0xD47 +#define ARM_CPU_PART_NEOVERSE_N2 0xD49 #define APM_CPU_PART_POTENZA 0x000 @@ -113,6 +115,8 @@ #define MIDR_CORTEX_A76 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A76) #define MIDR_NEOVERSE_N1 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_N1) #define MIDR_CORTEX_A77 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A77) +#define MIDR_CORTEX_A710 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A710) +#define MIDR_NEOVERSE_N2 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_N2) #define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX) #define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX) #define MIDR_THUNDERX_83XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_83XX) -- 2.25.4