Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp1421646pxb; Wed, 20 Oct 2021 04:57:03 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyouXgghKzcAFDr0YfSNySVY7BPbD4+jnV9lytxWyW5xMfjpThYs3HJhybMRI/ubIcyDih7 X-Received: by 2002:a17:906:48c8:: with SMTP id d8mr45489140ejt.420.1634731022904; Wed, 20 Oct 2021 04:57:02 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1634731022; cv=none; d=google.com; s=arc-20160816; b=O+QYT6YTWn+FLpPfC5HiqZ45DSWl1A6NLHhhZwRNwyv0mMh5oNCRnDj7tLUm5ziOTD eZNuz15kuzsxk09pCcEcmmeduXzjDOZCigZxoy/aJqfHjiyiRlNs6br8j0Uj055/kBeg oTV2p2/kC1BYq8vm1hbkq4/1MmXj5MVlknmlNJTrIV+h7Z/AA01EUor8H+ebVnVyYmab KSzKeD93OUe5Cxh0Nu5+c03O3oNGKZL5Rk5aUyZeEcAvvrJ6JaWznVynyNfcx0hI4G7Z eKolFGmCqHnak4iDUNbpKdQurxswK6GUhW1K+Ft5uveVD9g0eZIg797KsU8K5V1lA1SE OoOg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=cORxfGkWrL75FEwYHT0a46FSHd1f+L0vKTgqX4qg5iE=; b=Q0eNIm1bJQhahQ5oS05d+fARuYmjt5wygUCT2tp32dLNzDxxyjEuqsO6f/Qjd2cnVG RW8njYpAiY1/AOYRH1jcu2ez2Qdw0xCXyb5UA+pVcNBdhIBPHFlytOQWxWMfkMcwu4gm nFdkIf8PE2JoZHtDoNtLdoVZ1hENgxWJQNo6RQqeudWB6d17A3Cxc2wNl9MkebcRx8Rb DL9L5+J3jKuM6tjY1o89xUd72WQzsKuADzuwh5W7H4ougYgfIW4oVz7I1diMqcvsZwjn Hl1THy8jwSJavKQqiVuYrj9iIpB72HjYrx3OtJWrtn76pgSgnfDINKrEWGbOOj7KSGcU byiQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id k5si2547791edl.259.2021.10.20.04.56.38; Wed, 20 Oct 2021 04:57:02 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230221AbhJTLym (ORCPT + 99 others); Wed, 20 Oct 2021 07:54:42 -0400 Received: from mailgw01.mediatek.com ([60.244.123.138]:50204 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S230174AbhJTLyj (ORCPT ); Wed, 20 Oct 2021 07:54:39 -0400 X-UUID: 820f92fea9124adc9091493e9d9315ca-20211020 X-UUID: 820f92fea9124adc9091493e9d9315ca-20211020 Received: from mtkcas10.mediatek.inc [(172.21.101.39)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 685628342; Wed, 20 Oct 2021 19:52:23 +0800 Received: from mtkcas11.mediatek.inc (172.21.101.40) by mtkmbs10n1.mediatek.inc (172.21.101.34) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384) id 15.2.792.15; Wed, 20 Oct 2021 19:52:22 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas11.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Wed, 20 Oct 2021 19:52:22 +0800 From: YC Hung To: , , , CC: , , , , , , , , Subject: [PATCH 2/2] dt-bindings: dsp: mediatek: Add mt8195 DSP binding support Date: Wed, 20 Oct 2021 19:51:55 +0800 Message-ID: <20211020115155.9909-3-yc.hung@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20211020115155.9909-1-yc.hung@mediatek.com> References: <20211020115155.9909-1-yc.hung@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This describes the mt8195 DSP device tree node. Signed-off-by: YC Hung --- .../bindings/dsp/mtk,mt8195-dsp.yaml | 138 ++++++++++++++++++ 1 file changed, 138 insertions(+) create mode 100644 Documentation/devicetree/bindings/dsp/mtk,mt8195-dsp.yaml diff --git a/Documentation/devicetree/bindings/dsp/mtk,mt8195-dsp.yaml b/Documentation/devicetree/bindings/dsp/mtk,mt8195-dsp.yaml new file mode 100644 index 000000000000..14e1b64d4a32 --- /dev/null +++ b/Documentation/devicetree/bindings/dsp/mtk,mt8195-dsp.yaml @@ -0,0 +1,138 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/dsp/mtk,mt8195-dsp.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Mediatek mt8195 DSP core + +maintainers: + - YC Hung + +description: | + Some boards from mt8195 contain a DSP core used for + advanced pre- and post- audio processing. +properties: + compatible: + const: mediatek,mt8195-dsp + + reg: + maxItems: 2 + + reg-names: + maxItems: 2 + + interrupts: + maxItems: 1 + + interrupt-names: + maxItems: 1 + + clocks: + items: + - description: mux for audio dsp clock + - description: 26M clock + - description: mux for audio dsp local bus + - description: default audio dsp local bus clock source + - description: clock gate for audio dsp clock + - description: mux for audio dsp access external bus + + clock-names: + items: + - const: adsp_sel + - const: clk26m_ck + - const: audio_local_bus + - const: mainpll_d7_d2 + - const: scp_adsp_audiodsp + - const: audio_h + + power-domains: + maxItems: 1 + + mboxes: + maxItems: 2 + + mbox-names: + description: + Specifies the mailboxes used to communicate with audio DSP + items: + - const: mbox0 + - const: mbox1 + + memory-region: + description: + phandle to a node describing reserved memory (System RAM memory) + used by DSP (see bindings/reserved-memory/reserved-memory.txt) + maxItems: 2 + + sound: + description: + Sound subnode includes ASoC platform, DPTx codec node, and + HDMI codec node. + maxItems: 3 + + properties: + mediatek,platform: + $ref: "/schemas/types.yaml#/definitions/phandle" + description: The phandle of MT8195 ASoC platform. + + mediatek,dptx-codec: + $ref: "/schemas/types.yaml#/definitions/phandle" + description: The phandle of MT8195 Display Port Tx codec node. + + mediatek,hdmi-codec: + $ref: "/schemas/types.yaml#/definitions/phandle" + description: The phandle of MT8195 HDMI codec node. + +required: + - compatible + - reg + - reg-names + - interrupts + - interrupt-names + - clocks + - clock-names + - memory-region + - power-domains + - mbox-names + - mboxes + - sound + + +additionalProperties: false + +examples: + - | + #include + #include + adsp: adsp@10803000 { + compatible = "mediatek,mt8195-dsp"; + reg = <0x10803000 0x1000>, + <0x10840000 0x40000>; + reg-names = "cfg", "sram"; + interrupts = ; + interrupt-names = "wdt"; + clocks = <&topckgen 10>, //CLK_TOP_ADSP + <&clk26m>, + <&topckgen 107>, //CLK_TOP_AUDIO_LOCAL_BUS + <&topckgen 136>, //CLK_TOP_MAINPLL_D7_D2 + <&scp_adsp 0>, //CLK_SCP_ADSP_AUDIODSP + <&topckgen 34>; //CLK_TOP_AUDIO_H + clock-names = "adsp_sel", + "clk26m_ck", + "audio_local_bus", + "mainpll_d7_d2", + "scp_adsp_audiodsp", + "audio_h"; + memory-region = <&adsp_dma_mem_reserved>, + <&adsp_mem_reserved>; + power-domains = <&spm 6>; //MT8195_POWER_DOMAIN_ADSP + mbox-names = "mbox0", "mbox1"; + mboxes = <&adsp_mailbox 0>, <&adsp_mailbox 1>; + status = "disabled"; + sound { + mediatek,dptx-codec = <&dp_tx>; + mediatek,hdmi-codec = <&hdmi0>; + mediatek,platform = <&afe>; + }; + }; -- 2.18.0