Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp1443987pxb; Fri, 22 Oct 2021 00:41:00 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxx1NVfcuOWM3WjdrntabsL+dt24QsMNeDVstNab9sRYod07F5bXbLvrxMVQ82409RJJmtt X-Received: by 2002:a17:906:ae53:: with SMTP id lf19mr13635154ejb.97.1634888459989; Fri, 22 Oct 2021 00:40:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1634888459; cv=none; d=google.com; s=arc-20160816; b=aYILLyHW1nh6qYEGPrFIVisoWrpK8XaRUKmAc4oqKZYMcM5W6UOL5Mh2V5CutRnFzA cZ5zNt0GfBR7k5V1Da30hciksKhF7QTEKBgtJpLhNwjGD5ySqsXOObGFN9myiTc6FZcv 1IxhB5RyaBxh9P2dJ31rQ9c0kZwjRzDde0RpIVnvNmXYZDqFzREh2wuUaXUurC7NnajX HkBnVSYynaDFUL7dvQVsK8y6eCePd1bhpTJAr+vfErBp9z5V4qe28sPKcV2ICHIYtFW3 jxivwMNCNWUo7EnDArtkD77dlTh3hqmTxCknSiviED1z5nki3k1II7Oby55d5PNfv+lb 6WOg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=81MdqnTjlB+fxuxWfzJDDweW3hRPXFpoN8dfcpgG4r0=; b=aWOxPBwuJgllJpdVBg/u50Kg6zTHR1m/+4UkRHMSRouFJbTXL4oqdSskEX/QCVrZkM jRPOV+fuP9bLDQT6WAd3dv5gTJNgn4sVYZVqEebJffQaNjLPgNcy+w6J2DVWv1VFQNK2 tfbkxmGY48VNxkJ3jAJF4reJi3pjkij2Srqm21aSzxUY1mbL1lQe0juozfBAPgGDANUm 2CeJ6iElYp7vh70V/1rWVRrZsc+7e/ck5q4JsCdbi3/NT/4z18b3+icqYu0hGceCKeav XZtjmyOBX2T8Dj0W7oSTV4MKwOHDCd1RXwNKTlaS8JDSPxZuKV8LK6F+4vvaXkRNhEPY lxkw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id w20si3714322edi.308.2021.10.22.00.40.36; Fri, 22 Oct 2021 00:40:59 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232439AbhJVHk0 (ORCPT + 99 others); Fri, 22 Oct 2021 03:40:26 -0400 Received: from inva021.nxp.com ([92.121.34.21]:46062 "EHLO inva021.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232241AbhJVHkO (ORCPT ); Fri, 22 Oct 2021 03:40:14 -0400 Received: from inva021.nxp.com (localhost [127.0.0.1]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id B82812005EC; Fri, 22 Oct 2021 09:37:56 +0200 (CEST) Received: from aprdc01srsp001v.ap-rdc01.nxp.com (aprdc01srsp001v.ap-rdc01.nxp.com [165.114.16.16]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id 4CD50201B51; Fri, 22 Oct 2021 09:37:56 +0200 (CEST) Received: from localhost.localdomain (shlinux2.ap.freescale.net [10.192.224.44]) by aprdc01srsp001v.ap-rdc01.nxp.com (Postfix) with ESMTP id CD9D5183AD05; Fri, 22 Oct 2021 15:37:54 +0800 (+08) From: Richard Zhu To: l.stach@pengutronix.de, bhelgaas@google.com, lorenzo.pieralisi@arm.com, jingoohan1@gmail.com Cc: linux-pci@vger.kernel.org, linux-imx@nxp.com, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kernel@pengutronix.de, Richard Zhu Subject: [PATCH v3 7/7] PCI: imx6: Add the compliance tests mode support Date: Fri, 22 Oct 2021 15:12:30 +0800 Message-Id: <1634886750-13861-8-git-send-email-hongxing.zhu@nxp.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1634886750-13861-1-git-send-email-hongxing.zhu@nxp.com> References: <1634886750-13861-1-git-send-email-hongxing.zhu@nxp.com> X-Virus-Scanned: ClamAV using ClamSMTP Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Refer to the system board signal Quality of PCIe archiecture PHY test specification. Signal quality tests(for example: jitters, differential eye opening and so on ) can be executed with devices in the polling.compliance state. To let the device support polling.compliance stat, the clocks and powers shouldn't be turned off when the probe of device driver is failed. Based on CLB(Compliance Load Board) Test Fixture and so on test equipments, the PHY link would be down during the compliance tests. Refer to this scenario, add the i.MX PCIe compliance tests mode enable support, and keep the clocks and powers on, and finish the driver probe without error return. Use the "pci_imx6.compliance=1" in kernel command line to enable the compliance tests mode. Signed-off-by: Richard Zhu --- drivers/pci/controller/dwc/pci-imx6.c | 34 ++++++++++++++++++++------- 1 file changed, 25 insertions(+), 9 deletions(-) diff --git a/drivers/pci/controller/dwc/pci-imx6.c b/drivers/pci/controller/dwc/pci-imx6.c index c723df053574..0eb84fae817d 100644 --- a/drivers/pci/controller/dwc/pci-imx6.c +++ b/drivers/pci/controller/dwc/pci-imx6.c @@ -143,6 +143,10 @@ struct imx6_pcie { #define PHY_RX_OVRD_IN_LO_RX_DATA_EN BIT(5) #define PHY_RX_OVRD_IN_LO_RX_PLL_EN BIT(3) +static bool imx6_pcie_cmp_mode; +module_param_named(compliance, imx6_pcie_cmp_mode, bool, 0644); +MODULE_PARM_DESC(compliance, "i.MX PCIe compliance test mode (1=compliance test mode enabled)"); + static int pcie_phy_poll_ack(struct imx6_pcie *imx6_pcie, bool exp_val) { struct dw_pcie *pci = imx6_pcie->pci; @@ -812,10 +816,12 @@ static int imx6_pcie_start_link(struct dw_pcie *pci) * started in Gen2 mode, there is a possibility the devices on the * bus will not be detected at all. This happens with PCIe switches. */ - tmp = dw_pcie_readl_dbi(pci, offset + PCI_EXP_LNKCAP); - tmp &= ~PCI_EXP_LNKCAP_SLS; - tmp |= PCI_EXP_LNKCAP_SLS_2_5GB; - dw_pcie_writel_dbi(pci, offset + PCI_EXP_LNKCAP, tmp); + if (!imx6_pcie_cmp_mode) { + tmp = dw_pcie_readl_dbi(pci, offset + PCI_EXP_LNKCAP); + tmp &= ~PCI_EXP_LNKCAP_SLS; + tmp |= PCI_EXP_LNKCAP_SLS_2_5GB; + dw_pcie_writel_dbi(pci, offset + PCI_EXP_LNKCAP, tmp); + } /* Start LTSSM. */ imx6_pcie_ltssm_enable(dev); @@ -903,10 +909,13 @@ static void imx6_pcie_host_exit(struct pcie_port *pp) struct dw_pcie *pci = to_dw_pcie_from_pp(pp); struct imx6_pcie *imx6_pcie = to_imx6_pcie(pci); - imx6_pcie_reset_phy(imx6_pcie); - imx6_pcie_clk_disable(imx6_pcie); - if (imx6_pcie->vpcie && regulator_is_enabled(imx6_pcie->vpcie) > 0) - regulator_disable(imx6_pcie->vpcie); + if (!imx6_pcie_cmp_mode) { + imx6_pcie_reset_phy(imx6_pcie); + imx6_pcie_clk_disable(imx6_pcie); + if (imx6_pcie->vpcie + && regulator_is_enabled(imx6_pcie->vpcie) > 0) + regulator_disable(imx6_pcie->vpcie); + } } static const struct dw_pcie_host_ops imx6_pcie_host_ops = { @@ -1191,8 +1200,15 @@ static int imx6_pcie_probe(struct platform_device *pdev) return ret; ret = dw_pcie_host_init(&pci->pp); - if (ret < 0) + if (ret < 0) { + if (imx6_pcie_cmp_mode) { + dev_info(dev, "Driver loaded with compliance test mode enabled.\n"); + ret = 0; + } else { + dev_err(dev, "Unable to add pcie port.\n"); + } return ret; + } if (pci_msi_enabled()) { u8 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_MSI); -- 2.25.1