Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp3693687pxb; Sun, 24 Oct 2021 08:43:24 -0700 (PDT) X-Google-Smtp-Source: ABdhPJz1+Sv5yrI/0x5E+WlD5rnlPPceVHwUQsVgBAmkXhu1Niw97q3Bt92ziQIjWTvcO13he+lb X-Received: by 2002:a63:9042:: with SMTP id a63mr5467125pge.230.1635090204214; Sun, 24 Oct 2021 08:43:24 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1635090204; cv=none; d=google.com; s=arc-20160816; b=BU3W/+Z/MJ57cQa7a3r362zunpmFWtn1Jbi+n00SlUum7iH9F/9IGhC/b5Lwh2jUm+ xp6XJp9FGgcWHTUuOLZGEs8zOoNUJ+sj7Rf2YfmazGmL1O9pWKxTk1L9P+xis7v8r+RR C3Iyb+ESt85uyH9VQHwKP0cS1FfLH2B/Mfltx7m8rPAHkThbU0Zvnu59psSPgFxeGYKJ Qi7Qtik0OBP8kcvLc+XB3/laRNEoIe3bFVP/0kUtlj2WpVPp/uPQNbGBNfeKOi3B0eeH TKxPmoFZvjQWRkbBHs9G15MoAi+ER9FgAIxL8OfEhghPyFlSzV0Lafu7ljIRO/7+eU11 2z/A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=IxYKSh+QdzBJn1YoTIi6gjxv21nMXY3wDp0TVq1y+NA=; b=GJyBCn47RMpeJrJrV6X50ByveGEkFKnc6pHn9OX/M/vNjMb6aYIAKkHllxg+hTFBqg A4l/kuPWSeLEsYpHw23hkEfFT67hIvJBlrm27O8MBcwZdsQd1H9Ja2tKRsvRpKoklVjc DAu4Q2FnjFGHApH+OeGrwcIzua/aJKaN7mww/aeqezC8t0kIbT626FQpeOKvhxw1MRzg 2zninK1L714yg/QPebYpKtXip3cJO3uBrrzzmRDMuEFqiJgh9UCdJ+928SMSJpYaSW1T 8wDlMkiUg3IXWipc8meYMfEBhpjZwSVPgeoiFWauBjcHSD9tBasq2/KAoE952Wnkwl2h A4Xw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=NnjPKCAq; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id v8si20703636pgl.31.2021.10.24.08.43.09; Sun, 24 Oct 2021 08:43:24 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=NnjPKCAq; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232408AbhJXPoD (ORCPT + 99 others); Sun, 24 Oct 2021 11:44:03 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:45924 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232488AbhJXPnY (ORCPT ); Sun, 24 Oct 2021 11:43:24 -0400 Received: from mail-qv1-xf2b.google.com (mail-qv1-xf2b.google.com [IPv6:2607:f8b0:4864:20::f2b]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 3287EC06118D; Sun, 24 Oct 2021 08:40:47 -0700 (PDT) Received: by mail-qv1-xf2b.google.com with SMTP id v10so5674601qvb.10; Sun, 24 Oct 2021 08:40:47 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=IxYKSh+QdzBJn1YoTIi6gjxv21nMXY3wDp0TVq1y+NA=; b=NnjPKCAqxxMOqBfslfwk3NtxDQg1iKVGxJAnPDV77DlXajAwGp2pbIVq0HOfbujyYJ 4sy32WRS+uaKwGuJhNzEGGmV6GE1RSiGkP3P+I2JXxn0smeLqXiqT4+Twyp6AQcA9Nod YOHmqOEpE3NOF6JSP2jHUSWukbYexcqRUHpwSQ1ytGgEe3aFXZQy6B444fDFXDlkFuuf jN65pegGggE5LMEN1H5Ako1+XNcXlGeUaYDvLA6kg8/T0UNRtOgyUQy9UAbtHZIq06a1 kFnu3anWo6s9b5lUHWKbr56nsXn7neyPoVZ0RavTJpU6xe6kUuUwWw8OFuKRegogtdSy /pYg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=IxYKSh+QdzBJn1YoTIi6gjxv21nMXY3wDp0TVq1y+NA=; b=JJG+wlfwYCBovJ/k06f8CG4bH7eRNp4J3CPlIJpLtjepbb32HitcrvEMUQJOzjUK5O rmLpEatuaesu/3IvKwFTuOkEaFeMgULGx9h1j9phe70wv2SVMAGsLiWJKRusz5DR0M9S DoDKY0KGwlrsNdSvJF9ZFuQ+cx1g7pAemD1LROhnaxA4t3aYuXoli/7BD1OWezW5kWmh Go1XCIlOpnSBooqShDPadrcHz3Dow18zUOSJ2L+TtkUnBKzJEyxtjZK8H/30Qic+4hb5 0CtXBOxFfq9ypvxvFP32ZJmdCrZc/CDBK6Q6fUBiflzmkcJVNpWae3LanlJGDvoafCD4 BDNg== X-Gm-Message-State: AOAM533uzXHQfHOEo5vHE8pU6b1qtXivjoHkArQAOGZ9p1x+Z8EuYkq6 BxG0OLaa2FzEpeiQB2Aziw0= X-Received: by 2002:a05:6214:1ccb:: with SMTP id g11mr11131319qvd.64.1635090046415; Sun, 24 Oct 2021 08:40:46 -0700 (PDT) Received: from jesse-desktop.jtp-bos.lab (146-115-144-188.s4282.c3-0.nwt-cbr1.sbo-nwt.ma.cable.rcncustomer.com. [146.115.144.188]) by smtp.gmail.com with ESMTPSA id x9sm7291731qtw.84.2021.10.24.08.40.45 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 24 Oct 2021 08:40:46 -0700 (PDT) From: Jesse Taube X-Google-Original-From: Jesse Taube To: linux-imx@nxp.com Cc: mturquette@baylibre.com, sboyd@kernel.org, robh+dt@kernel.org, shawnguo@kernel.org, s.hauer@pengutronix.de, kernel@pengutronix.de, festevam@gmail.com, ulf.hansson@linaro.org, aisheng.dong@nxp.com, stefan@agner.ch, linus.walleij@linaro.org, gregkh@linuxfoundation.org, arnd@arndb.de, olof@lixom.net, soc@kernel.org, linux@armlinux.org.uk, abel.vesa@nxp.com, adrian.hunter@intel.com, jirislaby@kernel.org, giulio.benetti@benettiengineering.com, nobuhiro1.iwamatsu@toshiba.co.jp, leonard.crestez@nxp.com, b20788@freescale.com, Mr.Bossman075@gmail.com, fugang.duan@nxp.com, linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-mmc@vger.kernel.org, linux-gpio@vger.kernel.org, linux-serial@vger.kernel.org Subject: [PATCH 06/13] dt-bindings: imx: Add clock binding for i.MXRT1050 Date: Sun, 24 Oct 2021 11:40:20 -0400 Message-Id: <20211024154027.1479261-7-Mr.Bossman075@gmail.com> X-Mailer: git-send-email 2.33.0 In-Reply-To: <20211024154027.1479261-1-Mr.Bossman075@gmail.com> References: <20211024154027.1479261-1-Mr.Bossman075@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Giulio Benetti Add the clock binding doc for i.MXRT1050. Signed-off-by: Giulio Benetti [Giulio: added all clocks up to IMXRT1050_CLK_USBOH3] Signed-off-by: Jesse Taube [Jesse: added clocks from IMXRT1050_CLK_IPG_PDOF to IMXRT1050_CLK_DMA_MUX and moved IMXRT1050_CLK_END on] --- include/dt-bindings/clock/imxrt1050-clock.h | 72 +++++++++++++++++++++ 1 file changed, 72 insertions(+) create mode 100644 include/dt-bindings/clock/imxrt1050-clock.h diff --git a/include/dt-bindings/clock/imxrt1050-clock.h b/include/dt-bindings/clock/imxrt1050-clock.h new file mode 100644 index 000000000000..6e78ac382a0a --- /dev/null +++ b/include/dt-bindings/clock/imxrt1050-clock.h @@ -0,0 +1,72 @@ +/* SPDX-License-Identifier: GPL-2.0+ */ +/* + * Copyright(C) 2019 + * Author(s): Giulio Benetti + */ + +#ifndef __DT_BINDINGS_CLOCK_IMXRT1050_H +#define __DT_BINDINGS_CLOCK_IMXRT1050_H + +#define IMXRT1050_CLK_DUMMY 0 +#define IMXRT1050_CLK_CKIL 1 +#define IMXRT1050_CLK_CKIH 2 +#define IMXRT1050_CLK_OSC 3 +#define IMXRT1050_CLK_PLL2_PFD0_352M 4 +#define IMXRT1050_CLK_PLL2_PFD1_594M 5 +#define IMXRT1050_CLK_PLL2_PFD2_396M 6 +#define IMXRT1050_CLK_PLL3_PFD0_720M 7 +#define IMXRT1050_CLK_PLL3_PFD1_664_62M 8 +#define IMXRT1050_CLK_PLL3_PFD2_508_24M 9 +#define IMXRT1050_CLK_PLL3_PFD3_454_74M 10 +#define IMXRT1050_CLK_PLL2_198M 11 +#define IMXRT1050_CLK_PLL3_120M 12 +#define IMXRT1050_CLK_PLL3_80M 13 +#define IMXRT1050_CLK_PLL3_60M 14 +#define IMXRT1050_CLK_PLL1_BYPASS 15 +#define IMXRT1050_CLK_PLL2_BYPASS 16 +#define IMXRT1050_CLK_PLL3_BYPASS 17 +#define IMXRT1050_CLK_PLL5_BYPASS 19 +#define IMXRT1050_CLK_PLL1_REF_SEL 20 +#define IMXRT1050_CLK_PLL2_REF_SEL 21 +#define IMXRT1050_CLK_PLL3_REF_SEL 22 +#define IMXRT1050_CLK_PLL5_REF_SEL 23 +#define IMXRT1050_CLK_PRE_PERIPH_SEL 24 +#define IMXRT1050_CLK_PERIPH_SEL 25 +#define IMXRT1050_CLK_SEMC_ALT_SEL 26 +#define IMXRT1050_CLK_SEMC_SEL 27 +#define IMXRT1050_CLK_USDHC1_SEL 28 +#define IMXRT1050_CLK_USDHC2_SEL 29 +#define IMXRT1050_CLK_LPUART_SEL 30 +#define IMXRT1050_CLK_LCDIF_SEL 31 +#define IMXRT1050_CLK_VIDEO_POST_DIV_SEL 32 +#define IMXRT1050_CLK_VIDEO_DIV 33 +#define IMXRT1050_CLK_ARM_PODF 34 +#define IMXRT1050_CLK_LPUART_PODF 35 +#define IMXRT1050_CLK_USDHC1_PODF 36 +#define IMXRT1050_CLK_USDHC2_PODF 37 +#define IMXRT1050_CLK_SEMC_PODF 38 +#define IMXRT1050_CLK_AHB_PODF 39 +#define IMXRT1050_CLK_LCDIF_PRED 40 +#define IMXRT1050_CLK_LCDIF_PODF 41 +#define IMXRT1050_CLK_USDHC1 42 +#define IMXRT1050_CLK_USDHC2 43 +#define IMXRT1050_CLK_LPUART1 44 +#define IMXRT1050_CLK_SEMC 45 +#define IMXRT1050_CLK_LCDIF_APB 46 +#define IMXRT1050_CLK_PLL1_ARM 47 +#define IMXRT1050_CLK_PLL2_SYS 48 +#define IMXRT1050_CLK_PLL3_USB_OTG 49 +#define IMXRT1050_CLK_PLL4_AUDIO 50 +#define IMXRT1050_CLK_PLL5_VIDEO 51 +#define IMXRT1050_CLK_PLL6_ENET 52 +#define IMXRT1050_CLK_PLL7_USB_HOST 53 +#define IMXRT1050_CLK_LCDIF_PIX 54 +#define IMXRT1050_CLK_USBOH3 55 +#define IMXRT1050_CLK_IPG_PDOF 56 +#define IMXRT1050_CLK_PER_CLK_SEL 57 +#define IMXRT1050_CLK_PER_PDOF 58 +#define IMXRT1050_CLK_DMA 59 +#define IMXRT1050_CLK_DMA_MUX 60 +#define IMXRT1050_CLK_END 70 + +#endif /* __DT_BINDINGS_CLOCK_IMXRT1050_H */ -- 2.33.0