Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp4343747pxb; Mon, 25 Oct 2021 02:23:06 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxbSyAtak4SgJj0qX/sW9WV76yom2qSz/S8BTOfLy6ksncIPuJtXWx5NECOENkhjHpVYrA1 X-Received: by 2002:a17:906:2f16:: with SMTP id v22mr21210036eji.334.1635153786181; Mon, 25 Oct 2021 02:23:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1635153786; cv=none; d=google.com; s=arc-20160816; b=mMgNNMKnrerQLEvp7RXAEA+gUK4Ouyday2O+SoGsnLffBeICc7/dNfxdOn2SnDELsI RwvshgKtptzvIDT++KeMgytKW3CCf01gz0R5Ec1GJUfq/UaQsGchu1HG1zTEcthWko88 iZ+I4OOB0HvtijySV88j70l8KCtbV6xc/FkA1V4TsQq7oIMU6YdTklKvuk8NolDYH0TE rJ2j7EkKnhYVHM2I0LHM6n0gsITv0OFkRua60Mm12+PyCoJq+R81sVZYNkdRD0nXAsog TsJfvvQ/dASUwrk1OM4d/gU2B04RnixEr+RHBgD0W1tNBLVhSSCL/0zkqhkHjpLu2VC0 cYrg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date; bh=hz91U9oGE5pqTd9aCxFqNL+ZFHSiHiKkhOugdcyWpR8=; b=ou+qSMq5D1Duon8mrC0S7s03HPccYXPOJN7wegqfKPCyaRpFnNX8NkL+b1pN5BysoO pl432UUlgBDXJ9V5z4bN68izLPnZpFqtRMcqdEzlB06ap4GVR1jEJNPKdOl0qXYwsgIk Q4qMSq8Ra2MbfuX4RZ+FA6M3rmh37QPEpvuV/yK5eKkkMMOSeMcn+CZ6WNRbR3GaK5FO XfEFBDPFantFpwS0FrQgBhpoVKRMVVL6K5cC4Zy/BoFGYfOUvFXBeuQVEukrIxT7hGPG e/NrvCYc76h0yc24q6mjWrMsdHNM0eY+LnP7fkz0G6UmYQLrIzYcjj33zdaBfyqIHbbd uR0Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id hr13si9430206ejc.666.2021.10.25.02.22.38; Mon, 25 Oct 2021 02:23:06 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232217AbhJYJUJ (ORCPT + 99 others); Mon, 25 Oct 2021 05:20:09 -0400 Received: from foss.arm.com ([217.140.110.172]:43360 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230146AbhJYJUG (ORCPT ); Mon, 25 Oct 2021 05:20:06 -0400 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id B47C92F; Mon, 25 Oct 2021 02:17:43 -0700 (PDT) Received: from C02TD0UTHF1T.local (unknown [10.57.75.8]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 654D63F70D; Mon, 25 Oct 2021 02:17:40 -0700 (PDT) Date: Mon, 25 Oct 2021 10:17:31 +0100 From: Mark Rutland To: Brad Larson Cc: linux-arm-kernel@lists.infradead.org, arnd@arndb.de, linus.walleij@linaro.org, bgolaszewski@baylibre.com, broonie@kernel.org, fancer.lancer@gmail.com, adrian.hunter@intel.com, ulf.hansson@linaro.org, olof@lixom.net, linux-gpio@vger.kernel.org, linux-spi@vger.kernel.org, linux-mmc@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Subject: Re: [PATCH v3 11/11] arm64: dts: Add Pensando Elba SoC support Message-ID: <20211025091731.GA2001@C02TD0UTHF1T.local> References: <20211025015156.33133-1-brad@pensando.io> <20211025015156.33133-12-brad@pensando.io> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20211025015156.33133-12-brad@pensando.io> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi, On Sun, Oct 24, 2021 at 06:51:56PM -0700, Brad Larson wrote: > Add Pensando common and Elba SoC specific device nodes > > Signed-off-by: Brad Larson [...] > + timer { > + compatible = "arm,armv8-timer"; > + interrupts = + IRQ_TYPE_LEVEL_LOW)>, > + + IRQ_TYPE_LEVEL_LOW)>, > + + IRQ_TYPE_LEVEL_LOW)>, > + + IRQ_TYPE_LEVEL_LOW)>; > + }; The GIC_CPU_MASK_SIMPLE() stuff is meant for GICv2, but as below you have GICv3, where this is not valid, so this should go. Also, beware that GIC_CPU_MASK_SIMPLE(1) means a single CPU, which doesn't mak sense for the 16 CPUs you have. > + gic: interrupt-controller@800000 { > + compatible = "arm,gic-v3"; > + #interrupt-cells = <3>; > + #address-cells = <2>; > + #size-cells = <2>; > + ranges; > + interrupt-controller; > + reg = <0x0 0x800000 0x0 0x200000>, /* GICD */ > + <0x0 0xa00000 0x0 0x200000>; /* GICR */ > + interrupts = ; > + > + gic_its: msi-controller@820000 { > + compatible = "arm,gic-v3-its"; > + msi-controller; > + #msi-cells = <1>; > + reg = <0x0 0x820000 0x0 0x10000>; > + socionext,synquacer-pre-its = > + <0xc00000 0x1000000>; > + }; > + }; Is there any shared lineage with Synquacer? The commit message didn't describe this quirk. Thanks, Mark.