Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp738131pxb; Mon, 25 Oct 2021 17:49:59 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyWIfs2xWHsYhgyQbe7XoOZ5xrLvlugngF6a8Lv9Jn+jTZwLAQ5ZSYOb9xGgAjl0WsR1dVh X-Received: by 2002:a50:9eaa:: with SMTP id a39mr30282085edf.1.1635209398909; Mon, 25 Oct 2021 17:49:58 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1635209398; cv=none; d=google.com; s=arc-20160816; b=JwsGhf08i36Arf64IhHyNrYaJqLz+l95WmJUx/NUXGjTM9/bUZCwxsIyApOJkHzV7U 7dqxEAzC/zyFpb95IobeJv21WdxYGXTmASQ4I45bEfVkdVcMd5UlV//jim1/w5PrHl6a 0MkVFd8XmIWX+F6IzVGhhS3oNxT1F4u5a6BeC/yr8hyT4S+kKwifkkfrtRiyDAR8SmXy cC8KEwmwUZUdD8BtUtRDNhR+7UAY2ogZ26CK3xUqzv0QbBZoKJW/H2NLSDLdK+EHHG/Y 3GFHxjX0E86vNYkTSNTAj6cm38Z6D9pyiV+iXBn/gYeE2Rrh1RN03YGAXAtYKJNgQYzH 67ww== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :wdcironportexception:ironport-sdr:ironport-sdr:dkim-signature; bh=niTFxEzQC4L8vIbG4w5N+JKdvI7VPbcEBfhFEhU8shs=; b=Q9/1wQVv8GhJ2kiq08rYXuHEbkWNZJRx2DwhzAr7RfvUrXDBc5DMs/iWAzeV5qvdGr fQ1fBXQ0jX6v770LdnDCId1RcW2eMQurRBdxtoPVaMLG1RbwLQMOpN+JQhDx5FMp+Qo9 +sGCvs8pmOLwCN9a6LsGxBGL48q+2qU7/0mcVFr6+NuyLZe446XgOCHUKPqAkn5SGrnz ZumUlZg2ZLKBoHqC8wf1W6vOcIT2ZN8B496eGebWRN/lB33kL8kcp5eJWDYpmV24kwKN /35NgzhLop8ideemdLB7Ly2rmFQpZlwYUjBXx04DNKshT32tjVZyaJ6X84epctyJS7/L eykQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@wdc.com header.s=dkim.wdc.com header.b=OvCxeIgA; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=wdc.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id fy1si26278866ejc.23.2021.10.25.17.49.35; Mon, 25 Oct 2021 17:49:58 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=fail header.i=@wdc.com header.s=dkim.wdc.com header.b=OvCxeIgA; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=wdc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S237920AbhJYUCO (ORCPT + 99 others); Mon, 25 Oct 2021 16:02:14 -0400 Received: from esa1.hgst.iphmx.com ([68.232.141.245]:9214 "EHLO esa1.hgst.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S239913AbhJYT6T (ORCPT ); Mon, 25 Oct 2021 15:58:19 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=wdc.com; i=@wdc.com; q=dns/txt; s=dkim.wdc.com; t=1635191757; x=1666727757; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=DuPSUb7mLjAKpGhZiKY+keHuZZBigTliJx8ob9s9tVI=; b=OvCxeIgAJjsreZJWj8+cAnppRjt1b0wvmPQK5Frwt6vT4Q6ZGMwFSDt8 l4zpuvUQsEyPo9tkOuVY4gj95GDrELd0ckx+FbD0NMQxQa7OPRZXgUNQl tL09ISeHj7fSwPaA6QjRN95oJpL3dZkGGhMnhr9B8IBw9b3cX2UN7BujH bx6Nn+1187fqmRjFfz9tCdSXHJHnXd/SIQcfXR4FSVEavx5alKyy8usQD 0Z56Jvs+Ypo0HgEf/K5TjOCQmj8/TewiV6lZVUiNCIbfaTcle/gDWqmMz y3DK7rqMZYtWXX4FLJpNzZtGJnP7EHJ2n279XuMVNXduLkkrnXjw15cpO Q==; X-IronPort-AV: E=Sophos;i="5.87,181,1631548800"; d="scan'208";a="295545852" Received: from uls-op-cesaip02.wdc.com (HELO uls-op-cesaep02.wdc.com) ([199.255.45.15]) by ob1.hgst.iphmx.com with ESMTP; 26 Oct 2021 03:53:57 +0800 IronPort-SDR: sGH5a09/ZPn5foMWgy9LVgAmwyfsiCcRopsKrLn/x9Ksf86O0XMkpbVGMvXCdYcY8Vu7OS1rMQ xwxhxQ5zm6qAVDVAgZjjvqhZ9YRb+2uj622KJ1phzuhktpbKOt9OryC4gYhQSU3LnGQI9ImL0W EQu/tGxs5Octph6VMCzzJ3fWPQuMohQdY1hO5qY7jhv99aMyKhdp9VJx00Y30gqKzzp+p2iMTg z4LCn7qLlAXwKnufHrU2ocTzV3ppo7ZvTWhGZiseQs/zpKWZsQIdXiVkziqNvJPCuNFW6pwz81 TsvRPAvrXRk+rU5mLLoWuGx3 Received: from uls-op-cesaip01.wdc.com ([10.248.3.36]) by uls-op-cesaep02.wdc.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 25 Oct 2021 12:27:55 -0700 IronPort-SDR: 8QVMRPnAb949JxVnTbapzRtaEnHxjqkVTznWI80pViqktCf9eyPSiPFey1393D/B8SmFY9/9Qi UMWGZ/vCWb34XxZdvCOSmQBpmC8ga2fS0O6AeviI/4DTl+OrXMnHThb0UxUwLtBb+krqQ4F2Gi fisVMtTqJrlyV6H5vpijZu30Fb0uCdccDww/rBtyejZ+wIQIXzLbsQcQvOU8X1YNwqyOC4DKfs siDBQKRfyO5WGM/sfs8uH3GusAQPPUeMTJqs+zbzuUVQtJ17dwTcqNxGIb3cq2TX30XicQIXgY NUs= WDCIronportException: Internal Received: from unknown (HELO hulk.wdc.com) ([10.225.167.27]) by uls-op-cesaip01.wdc.com with ESMTP; 25 Oct 2021 12:53:57 -0700 From: Atish Patra To: linux-kernel@vger.kernel.org Cc: Atish Patra , Anup Patel , David Abdurachmanov , devicetree@vger.kernel.org, Greentime Hu , Guo Ren , Heinrich Schuchardt , Jonathan Corbet , linux-doc@vger.kernel.org, linux-perf-users@vger.kernel.org, linux-riscv@lists.infradead.org, Nick Kossifidis , Palmer Dabbelt , Paul Walmsley , Rob Herring , Vincent Chen Subject: [v4 05/11] RISC-V: Add RISC-V SBI PMU extension definitions Date: Mon, 25 Oct 2021 12:53:44 -0700 Message-Id: <20211025195350.242914-6-atish.patra@wdc.com> X-Mailer: git-send-email 2.31.1 In-Reply-To: <20211025195350.242914-1-atish.patra@wdc.com> References: <20211025195350.242914-1-atish.patra@wdc.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch adds all the definitions defined by the SBI PMU extension. Signed-off-by: Atish Patra --- arch/riscv/include/asm/sbi.h | 97 ++++++++++++++++++++++++++++++++++++ 1 file changed, 97 insertions(+) diff --git a/arch/riscv/include/asm/sbi.h b/arch/riscv/include/asm/sbi.h index 0d42693cb65e..7a14ca06ba8f 100644 --- a/arch/riscv/include/asm/sbi.h +++ b/arch/riscv/include/asm/sbi.h @@ -27,6 +27,7 @@ enum sbi_ext_id { SBI_EXT_IPI = 0x735049, SBI_EXT_RFENCE = 0x52464E43, SBI_EXT_HSM = 0x48534D, + SBI_EXT_PMU = 0x504D55, }; enum sbi_ext_base_fid { @@ -70,6 +71,99 @@ enum sbi_hsm_hart_status { SBI_HSM_HART_STATUS_STOP_PENDING, }; + +enum sbi_ext_pmu_fid { + SBI_EXT_PMU_NUM_COUNTERS = 0, + SBI_EXT_PMU_COUNTER_GET_INFO, + SBI_EXT_PMU_COUNTER_CFG_MATCH, + SBI_EXT_PMU_COUNTER_START, + SBI_EXT_PMU_COUNTER_STOP, + SBI_EXT_PMU_COUNTER_FW_READ, +}; + +#define RISCV_PMU_RAW_EVENT_MASK GENMASK_ULL(55, 0) +#define RISCV_PMU_RAW_EVENT_IDX 0x20000 + +/** General pmu event codes specified in SBI PMU extension */ +enum sbi_pmu_hw_generic_events_t { + SBI_PMU_HW_NO_EVENT = 0, + SBI_PMU_HW_CPU_CYCLES = 1, + SBI_PMU_HW_INSTRUCTIONS = 2, + SBI_PMU_HW_CACHE_REFERENCES = 3, + SBI_PMU_HW_CACHE_MISSES = 4, + SBI_PMU_HW_BRANCH_INSTRUCTIONS = 5, + SBI_PMU_HW_BRANCH_MISSES = 6, + SBI_PMU_HW_BUS_CYCLES = 7, + SBI_PMU_HW_STALLED_CYCLES_FRONTEND = 8, + SBI_PMU_HW_STALLED_CYCLES_BACKEND = 9, + SBI_PMU_HW_REF_CPU_CYCLES = 10, + + SBI_PMU_HW_GENERAL_MAX, +}; + +/** + * Special "firmware" events provided by the firmware, even if the hardware + * does not support performance events. These events are encoded as a raw + * event type in Linux kernel perf framework. + */ +enum sbi_pmu_fw_generic_events_t { + SBI_PMU_FW_MISALIGNED_LOAD = 0, + SBI_PMU_FW_MISALIGNED_STORE = 1, + SBI_PMU_FW_ACCESS_LOAD = 2, + SBI_PMU_FW_ACCESS_STORE = 3, + SBI_PMU_FW_ILLEGAL_INSN = 4, + SBI_PMU_FW_SET_TIMER = 5, + SBI_PMU_FW_IPI_SENT = 6, + SBI_PMU_FW_IPI_RECVD = 7, + SBI_PMU_FW_FENCE_I_SENT = 8, + SBI_PMU_FW_FENCE_I_RECVD = 9, + SBI_PMU_FW_SFENCE_VMA_SENT = 10, + SBI_PMU_FW_SFENCE_VMA_RCVD = 11, + SBI_PMU_FW_SFENCE_VMA_ASID_SENT = 12, + SBI_PMU_FW_SFENCE_VMA_ASID_RCVD = 13, + + SBI_PMU_FW_HFENCE_GVMA_SENT = 14, + SBI_PMU_FW_HFENCE_GVMA_RCVD = 15, + SBI_PMU_FW_HFENCE_GVMA_VMID_SENT = 16, + SBI_PMU_FW_HFENCE_GVMA_VMID_RCVD = 17, + + SBI_PMU_FW_HFENCE_VVMA_SENT = 18, + SBI_PMU_FW_HFENCE_VVMA_RCVD = 19, + SBI_PMU_FW_HFENCE_VVMA_ASID_SENT = 20, + SBI_PMU_FW_HFENCE_VVMA_ASID_RCVD = 21, + SBI_PMU_FW_MAX, +}; + +/* SBI PMU event types */ +enum sbi_pmu_event_type { + SBI_PMU_EVENT_TYPE_HW = 0x0, + SBI_PMU_EVENT_TYPE_CACHE = 0x1, + SBI_PMU_EVENT_TYPE_RAW = 0x2, + SBI_PMU_EVENT_TYPE_FW = 0xf, +}; + +/* SBI PMU event types */ +enum sbi_pmu_ctr_type { + SBI_PMU_CTR_TYPE_HW = 0x0, + SBI_PMU_CTR_TYPE_FW, +}; + +/* Flags defined for config matching function */ +#define SBI_PMU_CFG_FLAG_SKIP_MATCH (1 << 0) +#define SBI_PMU_CFG_FLAG_CLEAR_VALUE (1 << 1) +#define SBI_PMU_CFG_FLAG_AUTO_START (1 << 2) +#define SBI_PMU_CFG_FLAG_SET_MINH (1 << 3) +#define SBI_PMU_CFG_FLAG_SET_SINH (1 << 4) +#define SBI_PMU_CFG_FLAG_SET_UINH (1 << 5) +#define SBI_PMU_CFG_FLAG_SET_VSINH (1 << 6) +#define SBI_PMU_CFG_FLAG_SET_VUINH (1 << 7) + +/* Flags defined for counter start function */ +#define SBI_PMU_START_FLAG_SET_INIT_VALUE (1 << 0) + +/* Flags defined for counter stop function */ +#define SBI_PMU_STOP_FLAG_RESET (1 << 0) + #define SBI_SPEC_VERSION_DEFAULT 0x1 #define SBI_SPEC_VERSION_MAJOR_SHIFT 24 #define SBI_SPEC_VERSION_MAJOR_MASK 0x7f @@ -82,6 +176,9 @@ enum sbi_hsm_hart_status { #define SBI_ERR_INVALID_PARAM -3 #define SBI_ERR_DENIED -4 #define SBI_ERR_INVALID_ADDRESS -5 +#define SBI_ERR_ALREADY_AVAILABLE -6 +#define SBI_ERR_ALREADY_STARTED -7 +#define SBI_ERR_ALREADY_STOPPED -8 extern unsigned long sbi_spec_version; struct sbiret { -- 2.31.1