Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp1078256pxb; Wed, 27 Oct 2021 18:57:14 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyhd2tnbwNE7lJwu1pGid0KgoNdcrsBjNqziZyIaDtP0npDRkJaf2vBAWgtI6ULmOQaI7I3 X-Received: by 2002:a63:1950:: with SMTP id 16mr1076969pgz.346.1635386234123; Wed, 27 Oct 2021 18:57:14 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1635386234; cv=none; d=google.com; s=arc-20160816; b=vPRgUeJio/wgXZwxBd6wTeFcLaCcgsZFN5JzlZPPbMkubfv9Xl05vocRP/o7hHSSq/ 8Jq2DMe7zrH796bSNOnsRupR01lcBW0N2JMSPa5CiER6TlT+ShObkHLHwu+B2gby/2QC Kwcdr5RJcMBHqNA3N7MSIz257P8Wec0YAqf8lvKELJlXrhWDS5nFxt3cx3JZHbiUtUwS Mv537vy+kCemsGYX5O8HebfVKsH0RwcdTN2HMl07zUrC13zsrb50u9m6hdN3UyLCaowW 6WDpG+edR8D5vFWsErewCMH0k93YbX7cOyDk0WTwMMJCCPTt1xp6Qqot6ybZJ+dhdPrd C7Kg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=lMD3kYWOFV+pivVI9FG3pMqNQ7yrz03GZ9yD9lYfO+U=; b=cBZneLdRAX+t0Ct4xdJOVUxoKZ0NGsR/Mj+ZTwPhz+PgIAmiIWQCQkYo2gonm1LSTu NBUaBrfZWqQg5hdyAQbX0YwVaEuVAwaTfoMMYIsINerVRG/fhbigbj3rFHHewv99sFB8 jZHUIkzxit60y2B6Gc7rYM/qgJWjF2wsE+jeJ56DV2tea4kxyCC1U1SjmJDQHeauartk GgszngVvYet7ah1S/gpEecXoNGVJNGjOmYxm1HDFjXT2g8Epxhlmud3EPSWWU6ssqEaS FAJ2IhuwoOBYYRK6Cn4o90CvPPb7uFGGIFc12fPaP0hV3ncT8sIZZwobLUiodqPQ9Ux2 cpvw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=FC7GK9pu; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id i13si2299466pgv.83.2021.10.27.18.57.01; Wed, 27 Oct 2021 18:57:14 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=FC7GK9pu; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229899AbhJ1B6M (ORCPT + 99 others); Wed, 27 Oct 2021 21:58:12 -0400 Received: from alexa-out-sd-01.qualcomm.com ([199.106.114.38]:50035 "EHLO alexa-out-sd-01.qualcomm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229957AbhJ1B6L (ORCPT ); Wed, 27 Oct 2021 21:58:11 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; i=@quicinc.com; q=dns/txt; s=qcdkim; t=1635386145; x=1666922145; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version; bh=lMD3kYWOFV+pivVI9FG3pMqNQ7yrz03GZ9yD9lYfO+U=; b=FC7GK9pu0LJecxmCeir97Bz4J0401EelK8QY3u3Z5YoCWO2mVywNSLI5 Dj9vahjdYSM4TBlfRq9QrzlphHX8KGSk+PoeaMs0aMgYrsvlWlzCriysH taHb25LZ1wE2m+rpJfZB5G7OlrPAlL4dL/txX8OhEPy6godonDwTasrVq c=; Received: from unknown (HELO ironmsg-SD-alpha.qualcomm.com) ([10.53.140.30]) by alexa-out-sd-01.qualcomm.com with ESMTP; 27 Oct 2021 18:55:45 -0700 X-QCInternal: smtphost Received: from nasanex01c.na.qualcomm.com ([10.47.97.222]) by ironmsg-SD-alpha.qualcomm.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 27 Oct 2021 18:55:44 -0700 Received: from nalasex01a.na.qualcomm.com (10.47.209.196) by nasanex01c.na.qualcomm.com (10.47.97.222) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.922.7; Wed, 27 Oct 2021 18:55:44 -0700 Received: from sbillaka-linux.qualcomm.com (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.922.7; Wed, 27 Oct 2021 18:55:40 -0700 From: Sankeerth Billakanti To: , , , CC: Sankeerth Billakanti , , , , , , , , , Subject: [PATCH v3 5/6] drm/msm/dp: Enable ASSR for supported DP sinks Date: Thu, 28 Oct 2021 07:24:47 +0530 Message-ID: <1635386088-18089-6-git-send-email-quic_sbillaka@quicinc.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1635386088-18089-1-git-send-email-quic_sbillaka@quicinc.com> References: <1635386088-18089-1-git-send-email-quic_sbillaka@quicinc.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01b.na.qualcomm.com (10.46.141.250) To nalasex01a.na.qualcomm.com (10.47.209.196) Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The eDP sink on sc7280 supports ASSR and dp driver will enable ASSR in the source hardware. The driver needs to enable the ASSR field in the DPCD configuration register to avoid screen corruption. This change will enable ASSR if supported in the sink device. Signed-off-by: Sankeerth Billakanti --- drivers/gpu/drm/msm/dp/dp_ctrl.c | 11 +++++++++-- 1 file changed, 9 insertions(+), 2 deletions(-) diff --git a/drivers/gpu/drm/msm/dp/dp_ctrl.c b/drivers/gpu/drm/msm/dp/dp_ctrl.c index a40e798..c724cb0 100644 --- a/drivers/gpu/drm/msm/dp/dp_ctrl.c +++ b/drivers/gpu/drm/msm/dp/dp_ctrl.c @@ -119,13 +119,13 @@ void dp_ctrl_push_idle(struct dp_ctrl *dp_ctrl) static void dp_ctrl_config_ctrl(struct dp_ctrl_private *ctrl) { u32 config = 0, tbd; - u8 *dpcd = ctrl->panel->dpcd; + const u8 *dpcd = ctrl->panel->dpcd; /* Default-> LSCLK DIV: 1/4 LCLK */ config |= (2 << DP_CONFIGURATION_CTRL_LSCLK_DIV_SHIFT); /* Scrambler reset enable */ - if (dpcd[DP_EDP_CONFIGURATION_CAP] & DP_ALTERNATE_SCRAMBLER_RESET_CAP) + if (drm_dp_alternate_scrambler_reset_cap(dpcd)) config |= DP_CONFIGURATION_CTRL_ASSR; tbd = dp_link_get_test_bits_depth(ctrl->link, @@ -1231,6 +1231,7 @@ static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl, const u8 *dpcd = ctrl->panel->dpcd; u8 encoding = DP_SET_ANSI_8B10B; u8 ssc; + u8 assr; struct dp_link_info link_info = {0}; dp_ctrl_config_ctrl(ctrl); @@ -1249,6 +1250,12 @@ static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl, drm_dp_dpcd_write(ctrl->aux, DP_MAIN_LINK_CHANNEL_CODING_SET, &encoding, 1); + if (drm_dp_alternate_scrambler_reset_cap(dpcd)) { + assr = DP_ALTERNATE_SCRAMBLER_RESET_ENABLE; + drm_dp_dpcd_write(ctrl->aux, DP_EDP_CONFIGURATION_SET, + &assr, 1); + } + ret = dp_ctrl_link_train_1(ctrl, training_step); if (ret) { DRM_ERROR("link training #1 failed. ret=%d\n", ret); -- 2.7.4