Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp1305539pxb; Thu, 28 Oct 2021 00:58:18 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzIfefFNvUSVIdMEA40xutcUZ1eRi1Gxq/f92892hNNSbzf+gG9QCDwvJP959djtC9HpZ0S X-Received: by 2002:a05:6402:5112:: with SMTP id m18mr3981677edd.101.1635407898103; Thu, 28 Oct 2021 00:58:18 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1635407898; cv=none; d=google.com; s=arc-20160816; b=GyzibEbWIR3DlCWmpFXSGkV5bEJr3g3m7lfOaqreh3yl3+5aYbbAPSuBUYUqDFPPlZ bqP8qhDkb4AcrImq0GM2r9qSZWIZ5Dacwrgxw3odCwS57ibdKa/NNKCHRlL2sOHAXSNL z/b1GaToyq2wEcDK8L7pI2KsxKhiKggHeR0B4U26elWTm4kHNSAI7tjdkV9cBBpnnW7D naBdT2KaA4J+Ue/YNG+PMq+HBJXFJvGL3LiqU/q72Ja2qOF4GafnkKT0d7ZDFTDYllXt WRIN/NtmYrDhRbIpiIpTUN905N1EHIfIKj8VbZSVDfZrYCXeWLSkBEnewTe1dFlUUt9M ZWTA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=4elFW/tiuiJO4FRgwkbckVv/C0ClelJ8VlHlhkIPX5A=; b=X1Nd03zynDNyq2VzlwDRk6R8Tdfw3/U5+G5pyUE3l+WKOae1FpoXPZxnR+yLplrYMS z2Ssw/x0RolI5MlANIQ4S7c0Hc7ZAVJ6m8ZUQb6UZxMnkqonsCF4VcaDhZUF6zvwUdKr Ab34OQwLn4tEXz+EBluIv8I4d8vIifX2GnTTkeqdi9z4GRakhEzJKZsOtgvN+FpJl7vd drEcgUaWadISv6jgBVhtiHrXlFAKbC4ZIDVzfWvI4Ha0inWEaYp2k3qbhfjIQybem0MH bv0ZOmf2OJYLyie0PJXrb57EBkHsyTR4QDVE4iiW3nr+32sjk0yEBMEa4z4WRWvkZHxF XACw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id b15si4185425edz.346.2021.10.28.00.57.54; Thu, 28 Oct 2021 00:58:18 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230126AbhJ1Hzw (ORCPT + 99 others); Thu, 28 Oct 2021 03:55:52 -0400 Received: from inva020.nxp.com ([92.121.34.13]:33400 "EHLO inva020.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230122AbhJ1Hzk (ORCPT ); Thu, 28 Oct 2021 03:55:40 -0400 Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id F0C571A025D; Thu, 28 Oct 2021 09:53:12 +0200 (CEST) Received: from aprdc01srsp001v.ap-rdc01.nxp.com (aprdc01srsp001v.ap-rdc01.nxp.com [165.114.16.16]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id B60AD1A020C; Thu, 28 Oct 2021 09:53:12 +0200 (CEST) Received: from localhost.localdomain (shlinux2.ap.freescale.net [10.192.224.44]) by aprdc01srsp001v.ap-rdc01.nxp.com (Postfix) with ESMTP id A03D4183AD6E; Thu, 28 Oct 2021 15:53:10 +0800 (+08) From: Richard Zhu To: l.stach@pengutronix.de, marcel.ziswiler@toradex.com, tharvey@gateworks.com, kishon@ti.com, vkoul@kernel.org, robh@kernel.org, galak@kernel.crashing.org, shawnguo@kernel.org Cc: linux-phy@lists.infradead.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kernel@pengutronix.de, linux-imx@nxp.com, Richard Zhu Subject: [PATCH v4 7/8] arm64: dts: imx8mm-evk: Add the pcie support on imx8mm evk board Date: Thu, 28 Oct 2021 15:27:16 +0800 Message-Id: <1635406037-20900-8-git-send-email-hongxing.zhu@nxp.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1635406037-20900-1-git-send-email-hongxing.zhu@nxp.com> References: <1635406037-20900-1-git-send-email-hongxing.zhu@nxp.com> X-Virus-Scanned: ClamAV using ClamSMTP Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add the PCIe support on iMX8MM EVK boards. And set the default reference clock mode. Signed-off-by: Richard Zhu Tested-by: Marcel Ziswiler --- arch/arm64/boot/dts/freescale/imx8mm-evk.dtsi | 55 +++++++++++++++++++ 1 file changed, 55 insertions(+) diff --git a/arch/arm64/boot/dts/freescale/imx8mm-evk.dtsi b/arch/arm64/boot/dts/freescale/imx8mm-evk.dtsi index e033d0257b5a..fc1803a8af5b 100644 --- a/arch/arm64/boot/dts/freescale/imx8mm-evk.dtsi +++ b/arch/arm64/boot/dts/freescale/imx8mm-evk.dtsi @@ -5,6 +5,7 @@ /dts-v1/; +#include #include #include "imx8mm.dtsi" @@ -30,6 +31,23 @@ status { }; }; + pcie0_refclk: pcie0-refclk { + compatible = "fixed-clock"; + #clock-cells = <0>; + clock-frequency = <100000000>; + }; + + reg_pcie0: regulator-pcie { + compatible = "regulator-fixed"; + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_pcie0_reg>; + regulator-name = "MPCIE_3V3"; + regulator-min-microvolt = <3300000>; + regulator-max-microvolt = <3300000>; + gpio = <&gpio1 5 GPIO_ACTIVE_HIGH>; + enable-active-high; + }; + reg_usdhc2_vmmc: regulator-usdhc2 { compatible = "regulator-fixed"; pinctrl-names = "default"; @@ -289,6 +307,30 @@ pca6416: gpio@20 { }; }; +&pcie_phy { + fsl,refclk-pad-mode = ; + fsl,tx-deemph-gen1 = <0x2D>; + fsl,tx-deemph-gen2 = <0xF>; + clocks = <&pcie0_refclk>; + status = "okay"; +}; + +&pcie0 { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_pcie0>; + reset-gpio = <&gpio4 21 GPIO_ACTIVE_LOW>; + clocks = <&clk IMX8MM_CLK_PCIE1_ROOT>, <&clk IMX8MM_CLK_PCIE1_AUX>, + <&pcie0_refclk>; + clock-names = "pcie", "pcie_aux", "pcie_bus"; + assigned-clocks = <&clk IMX8MM_CLK_PCIE1_AUX>, + <&clk IMX8MM_CLK_PCIE1_CTRL>; + assigned-clock-rates = <10000000>, <250000000>; + assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_50M>, + <&clk IMX8MM_SYS_PLL2_250M>; + vpcie-supply = <®_pcie0>; + status = "okay"; +}; + &sai3 { pinctrl-names = "default"; pinctrl-0 = <&pinctrl_sai3>; @@ -406,6 +448,19 @@ MX8MM_IOMUXC_I2C3_SDA_I2C3_SDA 0x400001c3 >; }; + pinctrl_pcie0: pcie0grp { + fsl,pins = < + MX8MM_IOMUXC_I2C4_SCL_PCIE1_CLKREQ_B 0x61 + MX8MM_IOMUXC_SAI2_RXFS_GPIO4_IO21 0x41 + >; + }; + + pinctrl_pcie0_reg: pcie0reggrp { + fsl,pins = < + MX8MM_IOMUXC_GPIO1_IO05_GPIO1_IO5 0x41 + >; + }; + pinctrl_pmic: pmicirqgrp { fsl,pins = < MX8MM_IOMUXC_GPIO1_IO03_GPIO1_IO3 0x141 -- 2.25.1