Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp1611402pxb; Thu, 28 Oct 2021 06:59:18 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzG6FMHQiERFzRNBZW7TomwJCpBAtRY94Fk4QmmjRK2S3mUOrTFIkVauapEeVeXnURVkTQT X-Received: by 2002:a17:902:6906:b0:13f:d2d1:6aff with SMTP id j6-20020a170902690600b0013fd2d16affmr4045200plk.39.1635429558594; Thu, 28 Oct 2021 06:59:18 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1635429558; cv=none; d=google.com; s=arc-20160816; b=hMGjjZ4Q59TP6JNu53rEh+L7GSRzGOzjsZSZH39Q9D35enKar7VavcJmCdVBA66EBC 3vhMGzU9q5zuf8FZOOQmgJc5WI6yY+5Q3LBAP5+OHiEAePb5RPXPqQb8ScO32jqQhtXz iImtwZxRpnhbjkntXLqpAAEuRDzL/YyByuP9HA0a2eN6MzgYzIZGTtP6EQoTzS0EIy7j XEds3JnLNTOFu3RCFQtr0X/o+b7bLCwvIE6M6XfFi+9P6rC0b1+QCMIGpg8ZcVxr/fXY 6NHKBEf54H7BnZorEsXjpfc9dlQlkdrurfKzeEK8agltvLYnk4ezWLP0a3f1ejULosrg T/Qg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=RtCY00JoY/TS6qHh6RiukDb/+ZTJAV09VEXU/8X6RkA=; b=IzvJTNilppDby5Kg7X6wCJvW9Y+qeb9K3AzjimWWIROGumB8vTokU76dfa4qdm0JCa 4Z9C5jnVUxZixxnX42deQKgY/h0Xk3YR0oYw6Cz/MR0WMjJO4V2/FVArZScmhzSqP7LY iNSH7aqWM+OORwgb/Y5Azqvp1y4kWfYyYs9SzaQf5y5oVWVVty5X5c7/B29aKJoiFzeQ 5d1RK/Jh5QRQpMFHCbBSnwEHJiHHfhp/cvvCXJrRAZqesZd3LYmmCKZbTKLRUY3XyVe3 nDCOOx+72WVyIF0aA6xUcxPW8URqtk43kXg3w9+gKAEItDvWs2loJpd7UoD700ccZwHZ 8Wug== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id j9si4756675plh.39.2021.10.28.06.59.04; Thu, 28 Oct 2021 06:59:18 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231161AbhJ1OA2 (ORCPT + 99 others); Thu, 28 Oct 2021 10:00:28 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:42598 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S231151AbhJ1OAN (ORCPT ); Thu, 28 Oct 2021 10:00:13 -0400 X-UUID: 1464a5cd677e45688009f47e60029246-20211028 X-UUID: 1464a5cd677e45688009f47e60029246-20211028 Received: from mtkcas10.mediatek.inc [(172.21.101.39)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 1669125369; Thu, 28 Oct 2021 21:57:45 +0800 Received: from mtkmbs10n2.mediatek.inc (172.21.101.183) by mtkmbs07n2.mediatek.inc (172.21.101.141) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Thu, 28 Oct 2021 21:57:43 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkmbs10n2.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.2.792.3 via Frontend Transport; Thu, 28 Oct 2021 21:57:43 +0800 From: YC Hung To: , , , CC: , , , , , , , , , Subject: [PATCH v4 2/2] dt-bindings: dsp: mediatek: Add mt8195 DSP binding support Date: Thu, 28 Oct 2021 21:57:37 +0800 Message-ID: <20211028135737.8625-3-yc.hung@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20211028135737.8625-1-yc.hung@mediatek.com> References: <20211028135737.8625-1-yc.hung@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This describes the mt8195 DSP device tree node. Signed-off-by: YC Hung --- .../bindings/dsp/mtk,mt8195-dsp.yaml | 139 ++++++++++++++++++ 1 file changed, 139 insertions(+) create mode 100644 Documentation/devicetree/bindings/dsp/mtk,mt8195-dsp.yaml diff --git a/Documentation/devicetree/bindings/dsp/mtk,mt8195-dsp.yaml b/Documentation/devicetree/bindings/dsp/mtk,mt8195-dsp.yaml new file mode 100644 index 000000000000..f113f71ca094 --- /dev/null +++ b/Documentation/devicetree/bindings/dsp/mtk,mt8195-dsp.yaml @@ -0,0 +1,139 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/dsp/mtk,mt8195-dsp.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Mediatek mt8195 DSP core + +maintainers: + - YC Hung + +description: | + Some boards from mt8195 contain a DSP core used for + advanced pre- and post- audio processing. +properties: + compatible: + const: mediatek,mt8195-dsp + + reg: + maxItems: 2 + + reg-names: + maxItems: 2 + + interrupts: + maxItems: 1 + + interrupt-names: + maxItems: 1 + + clocks: + items: + - description: mux for audio dsp clock + - description: 26M clock + - description: mux for audio dsp local bus + - description: default audio dsp local bus clock source + - description: clock gate for audio dsp clock + - description: mux for audio dsp access external bus + + clock-names: + items: + - const: adsp_sel + - const: clk26m_ck + - const: audio_local_bus + - const: mainpll_d7_d2 + - const: scp_adsp_audiodsp + - const: audio_h + + power-domains: + maxItems: 1 + + mboxes: + maxItems: 2 + + mbox-names: + description: + Specifies the mailboxes used to communicate with audio DSP + items: + - const: mbox0 + - const: mbox1 + + memory-region: + description: + phandle to a node describing reserved memory (System RAM memory) + used by DSP (see bindings/reserved-memory/reserved-memory.txt) + maxItems: 2 + + sound: + description: + Sound subnode includes ASoC platform, DPTx codec node, and + HDMI codec node. + + type: object + + properties: + mediatek,platform: + $ref: "/schemas/types.yaml#/definitions/phandle" + description: The phandle of MT8195 ASoC platform. + + mediatek,dptx-codec: + $ref: "/schemas/types.yaml#/definitions/phandle" + description: The phandle of MT8195 Display Port Tx codec node. + + mediatek,hdmi-codec: + $ref: "/schemas/types.yaml#/definitions/phandle" + description: The phandle of MT8195 HDMI codec node. + +required: + - compatible + - reg + - reg-names + - interrupts + - interrupt-names + - clocks + - clock-names + - memory-region + - power-domains + - mbox-names + - mboxes + - sound + + +additionalProperties: false + +examples: + - | + #include + #include + adsp: adsp@10803000 { + compatible = "mediatek,mt8195-dsp"; + reg = <0x10803000 0x1000>, + <0x10840000 0x40000>; + reg-names = "cfg", "sram"; + interrupts = ; + interrupt-names = "wdt"; + clocks = <&topckgen 10>, //CLK_TOP_ADSP + <&clk26m>, + <&topckgen 107>, //CLK_TOP_AUDIO_LOCAL_BUS + <&topckgen 136>, //CLK_TOP_MAINPLL_D7_D2 + <&scp_adsp 0>, //CLK_SCP_ADSP_AUDIODSP + <&topckgen 34>; //CLK_TOP_AUDIO_H + clock-names = "adsp_sel", + "clk26m_ck", + "audio_local_bus", + "mainpll_d7_d2", + "scp_adsp_audiodsp", + "audio_h"; + memory-region = <&adsp_dma_mem_reserved>, + <&adsp_mem_reserved>; + power-domains = <&spm 6>; //MT8195_POWER_DOMAIN_ADSP + mbox-names = "mbox0", "mbox1"; + mboxes = <&adsp_mailbox 0>, <&adsp_mailbox 1>; + status = "disabled"; + sound { + mediatek,dptx-codec = <&dp_tx>; + mediatek,hdmi-codec = <&hdmi0>; + mediatek,platform = <&afe>; + }; + }; -- 2.18.0