Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp1184361pxb; Sat, 30 Oct 2021 07:42:14 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzBisinPeWhL/vqCNM00JzkEIG4enqyLGlMt+c8teZeYMb/LhhJ5vMFPraBYEw2fyW+ZUn6 X-Received: by 2002:a5e:9246:: with SMTP id z6mr12457421iop.168.1635604934212; Sat, 30 Oct 2021 07:42:14 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1635604934; cv=none; d=google.com; s=arc-20160816; b=nYMTQtdJ9fTZqLtgv+KCFMVvdhhtTzDmVEXG1rLOapVJQq6an7Z2DcBvJR92LzfgoV W5mQ24BTRaVdsv8eCNrd5encvdkmEJCtJJnGwmYG5QOmdg64dLQMYZc5W2nmaqZ9YqkP 9NzFEp3FuVcrKb0BZPOaRCq/Sk7VkYWCOf+TiysgfRVQyKqN9NE0+MrWgqwnRxHevVE4 DIKHAHCv4qf2T7/Od2zqWITWgG8bPfbZpBkXVY15xvdUi0F0uEPs2dYoisU6pR32zofK R5TvzFSLiDOdjlhNFSiDcwt80o69anGsBEmz9st8dvzbHDCiGIn0t/PWDntclbl4ObLF Upvg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=4aD4ZDxJstzmt0vUvyM6aWTJh0HAiDU6XH10PQEfpns=; b=iW/18GpawnxRnchi4FpBmX73+pm1kSunpks++VhvfXyjwO0qm0TW0rDH7tfGChSWqt A+g0ISyZXrwEHUd7TgwAL2BW/22A2fpEbwzPrE61tBYdROQziqFOlRyQ9voJ0yX8S3sT 8uxoNFQfUllfQvjrrFk8nBC14p29mAA0Tpy52uubNclSRhBHJ+AEj58qKcMP2YhgWvJy G0Va4yXsoDLpWpOnNViSEMtBUQ/tJh7w8zoY8NRu7ZhWyDtJIduqqFZ0XJF1yF2DGCoT 3cvJ/eSHCEs5fYteu2H1rcwvHv9NyjrEpl44X6VbTiUSdxGIYXCqx+Bzng9eFprIGrGY JOgg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=hIrR9xME; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id az9si11680892jab.107.2021.10.30.07.42.02; Sat, 30 Oct 2021 07:42:14 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20210112 header.b=hIrR9xME; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231971AbhJ3Omz (ORCPT + 99 others); Sat, 30 Oct 2021 10:42:55 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:53556 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231905AbhJ3Omv (ORCPT ); Sat, 30 Oct 2021 10:42:51 -0400 Received: from mail-wm1-x332.google.com (mail-wm1-x332.google.com [IPv6:2a00:1450:4864:20::332]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 24A9CC061714; Sat, 30 Oct 2021 07:40:21 -0700 (PDT) Received: by mail-wm1-x332.google.com with SMTP id 133so1056214wme.0; Sat, 30 Oct 2021 07:40:21 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=4aD4ZDxJstzmt0vUvyM6aWTJh0HAiDU6XH10PQEfpns=; b=hIrR9xMEcdC+YPBpOd6ixrlZnuJrULr63EY47sIedWF8DTx0MQlREZklevogYvMCec JiQVkOrKoc5xxs9Gqe+k0LfS9jzXgnM/KuTqPgPgQ3bHR77uorAWsJzZQeAUzGhOEREE BpkYzCpOQppc8o6pctLj2g3sQtTAjowVMg+Ovd87h36iVWaMTOKfpqiFTrepfLXiYIEh N9KbUQf2tgM9PG9iVudJwkoCAdfepU69TnYjxrpFdU+BDdfWM3KmYbY1PH7zO06yyC4e 4vVUzMmYhg2QGfr8Y0vNv+nTUh8njm91YCKmSLYVHg8+nGYW3wPzRPUSVdoWihExmcro QnCA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=4aD4ZDxJstzmt0vUvyM6aWTJh0HAiDU6XH10PQEfpns=; b=BfcpsejSHdMyD646Q1OMR5qvOBN+Uaj7cfTbSR6CRgTp+VyBqXbgeclp0HApcFyeSo OodzkV+fLJhyKFqLFBtGLI8HWBUlux13UY66ggJmay0U8bbDNX7ztvdhbegQN3iZJYTx tkIoCe/pzKQmbdg5LPcbr+LRtzFBS+VwfkDRzMM2b9TlDCJChufhsM5o5xHVvZv9bgKx S8XQ38YxYPf41pVEXXa1t3A5SwxirYZ4oxgAKSJrbkHb9iFlEYMSQhEL7qdVAAQ48LaU 7ictTQIq9edDI5KNMpoaKHlpUOkctJTaPdL3IW/BNTc/6XOWKDQCBXYERFlJVTTbjvGk tiVw== X-Gm-Message-State: AOAM530gATZHyj/IODkRXHOM1Oo56qMxSOrck7jDeJRPpNpH1oceoEvI BxQ0S5X/2wpaDp2OhFWuE2M= X-Received: by 2002:a05:600c:49a2:: with SMTP id h34mr5391253wmp.40.1635604819757; Sat, 30 Oct 2021 07:40:19 -0700 (PDT) Received: from localhost.localdomain (252.red-83-54-181.dynamicip.rima-tde.net. [83.54.181.252]) by smtp.gmail.com with ESMTPSA id u19sm483602wmm.5.2021.10.30.07.40.18 (version=TLS1_2 cipher=ECDHE-ECDSA-AES128-GCM-SHA256 bits=128/128); Sat, 30 Oct 2021 07:40:19 -0700 (PDT) From: Sergio Paracuellos To: sboyd@kernel.org Cc: linux-clk@vger.kernel.org, gregkh@linuxfoundation.org, linux-staging@lists.linux.dev, neil@brown.name, linux-kernel@vger.kernel.org, john@phrozen.org Subject: [PATCH v4 3/4] clk: ralink: make system controller node a reset provider Date: Sat, 30 Oct 2021 16:40:13 +0200 Message-Id: <20211030144014.26315-4-sergio.paracuellos@gmail.com> X-Mailer: git-send-email 2.33.0 In-Reply-To: <20211030144014.26315-1-sergio.paracuellos@gmail.com> References: <20211030144014.26315-1-sergio.paracuellos@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org MT7621 system controller node is already providing the clocks for the whole system but must also serve as a reset provider. Hence, add reset controller related code to the clock driver itself. Signed-off-by: Sergio Paracuellos --- drivers/clk/ralink/clk-mt7621.c | 79 +++++++++++++++++++++++++++++++++ 1 file changed, 79 insertions(+) diff --git a/drivers/clk/ralink/clk-mt7621.c b/drivers/clk/ralink/clk-mt7621.c index a2c045390f00..328ebf746703 100644 --- a/drivers/clk/ralink/clk-mt7621.c +++ b/drivers/clk/ralink/clk-mt7621.c @@ -11,14 +11,17 @@ #include #include #include +#include #include #include +#include /* Configuration registers */ #define SYSC_REG_SYSTEM_CONFIG0 0x10 #define SYSC_REG_SYSTEM_CONFIG1 0x14 #define SYSC_REG_CLKCFG0 0x2c #define SYSC_REG_CLKCFG1 0x30 +#define SYSC_REG_RESET_CTRL 0x34 #define SYSC_REG_CUR_CLK_STS 0x44 #define MEMC_REG_CPU_PLL 0x648 @@ -398,6 +401,76 @@ static void __init mt7621_clk_init(struct device_node *node) } CLK_OF_DECLARE_DRIVER(mt7621_clk, "mediatek,mt7621-sysc", mt7621_clk_init); +struct mt7621_rst { + struct reset_controller_dev rcdev; + struct regmap *sysc; +}; + +static inline struct mt7621_rst *to_mt7621_rst(struct reset_controller_dev *dev) +{ + return container_of(dev, struct mt7621_rst, rcdev); +} + +static int mt7621_assert_device(struct reset_controller_dev *rcdev, + unsigned long id) +{ + struct mt7621_rst *data = to_mt7621_rst(rcdev); + struct regmap *sysc = data->sysc; + + if (id == MT7621_RST_SYS) + return -EINVAL; + + return regmap_update_bits(sysc, SYSC_REG_RESET_CTRL, BIT(id), BIT(id)); +} + +static int mt7621_deassert_device(struct reset_controller_dev *rcdev, + unsigned long id) +{ + struct mt7621_rst *data = to_mt7621_rst(rcdev); + struct regmap *sysc = data->sysc; + + if (id == MT7621_RST_SYS) + return -EINVAL; + + return regmap_update_bits(sysc, SYSC_REG_RESET_CTRL, BIT(id), 0); +} + +static int mt7621_reset_device(struct reset_controller_dev *rcdev, + unsigned long id) +{ + int ret; + + ret = mt7621_assert_device(rcdev, id); + if (ret < 0) + return ret; + + return mt7621_deassert_device(rcdev, id); +} + +static const struct reset_control_ops reset_ops = { + .reset = mt7621_reset_device, + .assert = mt7621_assert_device, + .deassert = mt7621_deassert_device +}; + +static int mt7621_reset_init(struct device *dev, struct regmap *sysc) +{ + struct mt7621_rst *rst_data; + + rst_data = devm_kzalloc(dev, sizeof(*rst_data), GFP_KERNEL); + if (!rst_data) + return -ENOMEM; + + rst_data->sysc = sysc; + rst_data->rcdev.ops = &reset_ops; + rst_data->rcdev.owner = THIS_MODULE; + rst_data->rcdev.nr_resets = 32; + rst_data->rcdev.of_reset_n_cells = 1; + rst_data->rcdev.of_node = dev_of_node(dev); + + return devm_reset_controller_register(dev, &rst_data->rcdev); +} + static int mt7621_clk_probe(struct platform_device *pdev) { struct device_node *np = pdev->dev.of_node; @@ -424,6 +497,12 @@ static int mt7621_clk_probe(struct platform_device *pdev) return ret; } + ret = mt7621_reset_init(dev, priv->sysc); + if (ret) { + dev_err(dev, "Could not init reset controller\n"); + return ret; + } + count = ARRAY_SIZE(mt7621_clks_base) + ARRAY_SIZE(mt7621_fixed_clks) + ARRAY_SIZE(mt7621_gates); clk_data = devm_kzalloc(dev, struct_size(clk_data, hws, count), -- 2.33.0