Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp1987921pxb; Sun, 31 Oct 2021 05:23:51 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzGt8NvYBr58stXBLBAGdsWxWDPBvOU+JsUHZ+Z61xeQsjTHz1y5uec5KxTqRHkrW79U14w X-Received: by 2002:a05:6602:3ca:: with SMTP id g10mr16333640iov.194.1635683031168; Sun, 31 Oct 2021 05:23:51 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1635683031; cv=none; d=google.com; s=arc-20160816; b=CX5sTpXpIE1LHs7MXiOOlMLmqFRr6juJCUh4PvO8oUDHXHkeFNgfEUO6Kxi4O2BOo2 t3yg67uO5Z2aFVDT8klWKZH/U00SBIcnIK+wL8x6/G1l/QImwsIVXAFR3idoxctK9Jxq YILbp0949a8KJmMNi5Y5UQwk+u/VLUYbgc520SnUgEASeUqKONIJ/ZGKAiuHzoA0Xro+ oDmXoEBTfq3VxOK5DyG3X2crg0dRdEzsc1BoibOVlp1RUNmQfuTWDkEIIDftup+L6uNU thAdZJVh5ZVJRfGjrJikDVRF6Ix1j0V2U9JpaXD7IHfx0Hne5gYv0N+aUxnh6LYYCjee 1ndQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=z4vMRg1vAVSeQbV55CTlWjlCDqRPB9slwpTyoiHK4A0=; b=wqiRQ0nO/E+9i5Q9OzR9FiKqn79kNpN7+1o61YG+LShlGKrkCBurKSySWa8BIHO3Ge rEfszD/2HYJY9uJX2rg7Uy0VOQTDZ1X1Qv1VbqZR6IvrCd2TnXooHj11TmyGMplPBgb6 Mki0UPLzo5vwfTADDibf0sm6EAR+QQHi4g07RfB95khDjtxC0SCPYmS1KGSP+RnbRfTj n1IMD61VFNWDLd+N+iFwTvMfGI8e8mH035Xdgoq7/bDhHH8iqzhpSN56OApTzwpnEyXe cCk8Bc4c+mpP06xyrdWjXJFLDzSfzIi9bftMT70U3DpboE1pYT4vH1/fKinSVt/XM9xG X2Pg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b="f3T/rIi/"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id e16si8579311iot.96.2021.10.31.05.23.38; Sun, 31 Oct 2021 05:23:51 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b="f3T/rIi/"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232285AbhJaMZL (ORCPT + 99 others); Sun, 31 Oct 2021 08:25:11 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:51014 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232157AbhJaMZA (ORCPT ); Sun, 31 Oct 2021 08:25:00 -0400 Received: from mail-ed1-x52c.google.com (mail-ed1-x52c.google.com [IPv6:2a00:1450:4864:20::52c]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 26578C061714 for ; Sun, 31 Oct 2021 05:22:29 -0700 (PDT) Received: by mail-ed1-x52c.google.com with SMTP id m14so2011098edd.0 for ; Sun, 31 Oct 2021 05:22:29 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=z4vMRg1vAVSeQbV55CTlWjlCDqRPB9slwpTyoiHK4A0=; b=f3T/rIi/etVAeX8RmKrzHok3GaBewveAiH3ErcVAIfklb18owG4ueG2/FWkCDdhNv8 FHYPoeBsceadrDGC1wh0rbDWA/U2RsIgPcPxnGSt230vdwOBRw7m5dJczhjd2VbVKPsN h6x8PUONefWFZalp1YFTHT8zh4Uusyt7FHN8Ks2IBzzmipWR9T63JoeczOYb/WZ0qM9z SHk3/DcDztBJLnlnP60fNoCCENo/25dwEy4ndyCK2dQUckeiRE06mELC46UiRNXPF4KY CSCt21qBG2R4L3YI6JiRLzQhcvhqZGD5YD62smWhpnYJFIywFD3mLoqwmIJGehViaB6I 0Abg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=z4vMRg1vAVSeQbV55CTlWjlCDqRPB9slwpTyoiHK4A0=; b=245rvd2y9p0sEtHYS0R4jyITwwt2sr/nwu395rDTzmAoPiZ927SuYPnAV0R+/UHxS4 WqachlIvvwA9pSHc/6B/5ddFoHuGd5JxmO5jBgGPTdi+oLC/zz4wJmarJoAf596Ih5Cx IuRmCXgUz01rZA40VnIT5m0MdUObJawALH8OZbeD2mjZHAu6F6QmHLrYb8MLz+sO/+1h FGNJecGeD94w2scH2oOXJMSSajytoZF0xfGDxl4v2b036wPG9DKVIRLqNvnyBteEpzgd EWyPVa+7jaAjq9VObkSeIYVIcgLwsl02h6ASvayg/d35skHhvj+yxdUvEd5uIkspissZ ohBA== X-Gm-Message-State: AOAM532/L2ZO0giGpEtmFluU7Qm1sGa6yFaANcKtAiSZPhag7OyUqkRf hqk9yDTvgjGBPxhokko3/QCHgw== X-Received: by 2002:a17:906:7304:: with SMTP id di4mr28024439ejc.179.1635682947741; Sun, 31 Oct 2021 05:22:27 -0700 (PDT) Received: from localhost ([31.134.121.151]) by smtp.gmail.com with ESMTPSA id sh36sm5597473ejc.113.2021.10.31.05.22.26 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 31 Oct 2021 05:22:27 -0700 (PDT) From: Sam Protsenko To: Wim Van Sebroeck , Guenter Roeck , Rob Herring , Krzysztof Kozlowski Cc: linux-watchdog@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-samsung-soc@vger.kernel.org Subject: [PATCH v2 06/12] watchdog: s3c2410: Extract disable and mask code into separate functions Date: Sun, 31 Oct 2021 14:22:10 +0200 Message-Id: <20211031122216.30212-7-semen.protsenko@linaro.org> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20211031122216.30212-1-semen.protsenko@linaro.org> References: <20211031122216.30212-1-semen.protsenko@linaro.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The s3c2410wdt_mask_and_disable_reset() function content is bound to be changed further. Prepare it for upcoming changes by splitting into separate "mask reset" and "disable reset" functions. But keep s3c2410wdt_mask_and_disable_reset() function present as a facade. This commit doesn't bring any functional change to existing devices, but merely provides an infrastructure for upcoming chips support. Signed-off-by: Sam Protsenko --- Changes in v2: - (none): it's a new patch drivers/watchdog/s3c2410_wdt.c | 54 ++++++++++++++++++++++------------ 1 file changed, 35 insertions(+), 19 deletions(-) diff --git a/drivers/watchdog/s3c2410_wdt.c b/drivers/watchdog/s3c2410_wdt.c index 048ca47d0b8a..4ac0a30e835e 100644 --- a/drivers/watchdog/s3c2410_wdt.c +++ b/drivers/watchdog/s3c2410_wdt.c @@ -202,37 +202,53 @@ static inline struct s3c2410_wdt *freq_to_wdt(struct notifier_block *nb) return container_of(nb, struct s3c2410_wdt, freq_transition); } -static int s3c2410wdt_mask_and_disable_reset(struct s3c2410_wdt *wdt, bool mask) +static int s3c2410wdt_disable_wdt_reset(struct s3c2410_wdt *wdt, bool mask) { + const u32 mask_val = BIT(wdt->drv_data->mask_bit); + const u32 val = mask ? mask_val : 0; int ret; - u32 mask_val = 1 << wdt->drv_data->mask_bit; - u32 val = 0; - /* No need to do anything if no PMU CONFIG needed */ - if (!(wdt->drv_data->quirks & QUIRK_HAS_PMU_CONFIG)) - return 0; + ret = regmap_update_bits(wdt->pmureg, wdt->drv_data->disable_reg, + mask_val, val); + if (ret < 0) + dev_err(wdt->dev, "failed to update reg(%d)\n", ret); - if (mask) - val = mask_val; + return ret; +} - if (wdt->drv_data->quirks & QUIRK_HAS_PMU_AUTO_DISABLE) { - ret = regmap_update_bits(wdt->pmureg, - wdt->drv_data->disable_reg, - mask_val, val); - if (ret < 0) - goto error; - } +static int s3c2410wdt_mask_wdt_reset(struct s3c2410_wdt *wdt, bool mask) +{ + const u32 mask_val = BIT(wdt->drv_data->mask_bit); + const u32 val = mask ? mask_val : 0; + int ret; - ret = regmap_update_bits(wdt->pmureg, - wdt->drv_data->mask_reset_reg, - mask_val, val); - error: + ret = regmap_update_bits(wdt->pmureg, wdt->drv_data->mask_reset_reg, + mask_val, val); if (ret < 0) dev_err(wdt->dev, "failed to update reg(%d)\n", ret); return ret; } +static int s3c2410wdt_mask_and_disable_reset(struct s3c2410_wdt *wdt, bool mask) +{ + int ret; + + if (wdt->drv_data->quirks & QUIRK_HAS_PMU_AUTO_DISABLE) { + ret = s3c2410wdt_disable_wdt_reset(wdt, mask); + if (ret < 0) + return ret; + } + + if (wdt->drv_data->quirks & QUIRK_HAS_PMU_CONFIG) { + ret = s3c2410wdt_mask_wdt_reset(wdt, mask); + if (ret < 0) + return ret; + } + + return 0; +} + static int s3c2410wdt_keepalive(struct watchdog_device *wdd) { struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd); -- 2.30.2