Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp3735968pxb; Mon, 1 Nov 2021 20:00:03 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxhr5+0tk+hmWdj36UL1ukcZQvP3yvdMp2X31Xc6g9gTs/xQR+SQm62z1sqK4tCGYwrYdRw X-Received: by 2002:a05:6e02:168e:: with SMTP id f14mr4807397ila.206.1635822002831; Mon, 01 Nov 2021 20:00:02 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1635822002; cv=none; d=google.com; s=arc-20160816; b=0QA1GgjZjPEuINZAxj3DyvwU3mAM89Er7JFVGubhobdOpe+de92Dqazvnqs+LC+ApD OKog+0KeVBPSnqOnXozs1IGeYiECJ9CcYtmCLidgV/zgaMoapPutX7VhLqCSzeEvEW1h GT+2XJOs3ePb8u6fr+wznuVyjb2+fJyYv0qtI70k56YLylZw4cOleQgMK+wPjfWj+dyU 53zgqfEXtK/cgLJQYub61uRWZ3jtEwT3uTmu7lllTdc8U/lEXWfPG6QQOd+FvGGS9WPU gCUfRWT5L5riYYyPp2x4uAJIOPsCGdYZWQGDkZfCIMee238l34dTwsIrVZPz7Nyj3hTJ mkYA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=I+FfeDgD2X1QAhBvnCh1/Ut+3UajjyLnLFqPWLQUBZc=; b=eoauQbYPYypYtO4tr1/AiTlxImFj5t9463OS8KGnTuGce3Ul9GxKlocQZYKzNpRJYA yJZXKyYpgo7yBSiWM1PixHNfH8Puypn7XnZjfPLq4HgKi+MiG5R3jbS2uZAA3HSDR8IW OVsDu2Y4GamCywZ/jpdkYwAbyNp3hI6YVrl3leGb2ka+qFBwpCRiVDXfiEfBzPPOtzNI 4/as9ChLKOAhZWfCJnypZd6IM7dDCv7NKyUkQYlhNmtp6Rstmd4Lbrn8QuXPSdObzuu1 cAIEDRac5MayZaB4/Nsxjff8SdYq5lCGhtN/F2AOzYvKeuPnJo8KsqJ/dD2OYYHxW/HE 8/sA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id g16si27065555iov.39.2021.11.01.19.59.49; Mon, 01 Nov 2021 20:00:02 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232512AbhKBDBV (ORCPT + 99 others); Mon, 1 Nov 2021 23:01:21 -0400 Received: from inva020.nxp.com ([92.121.34.13]:46322 "EHLO inva020.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232456AbhKBDBO (ORCPT ); Mon, 1 Nov 2021 23:01:14 -0400 Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id C02B01A0170; Tue, 2 Nov 2021 03:58:39 +0100 (CET) Received: from aprdc01srsp001v.ap-rdc01.nxp.com (aprdc01srsp001v.ap-rdc01.nxp.com [165.114.16.16]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 872931A010E; Tue, 2 Nov 2021 03:58:39 +0100 (CET) Received: from localhost.localdomain (shlinux2.ap.freescale.net [10.192.224.44]) by aprdc01srsp001v.ap-rdc01.nxp.com (Postfix) with ESMTP id B386F183ACCB; Tue, 2 Nov 2021 10:58:37 +0800 (+08) From: Richard Zhu To: l.stach@pengutronix.de, marcel.ziswiler@toradex.com, tharvey@gateworks.com, kishon@ti.com, vkoul@kernel.org, robh@kernel.org, galak@kernel.crashing.org, shawnguo@kernel.org Cc: linux-phy@lists.infradead.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kernel@pengutronix.de, linux-imx@nxp.com, Richard Zhu Subject: [PATCH v5 6/8] arm64: dts: imx8mm: Add the pcie support Date: Tue, 2 Nov 2021 10:32:33 +0800 Message-Id: <1635820355-27009-7-git-send-email-hongxing.zhu@nxp.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1635820355-27009-1-git-send-email-hongxing.zhu@nxp.com> References: <1635820355-27009-1-git-send-email-hongxing.zhu@nxp.com> X-Virus-Scanned: ClamAV using ClamSMTP Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add the PCIe support on i.MX8MM platforms. Signed-off-by: Richard Zhu Tested-by: Marcel Ziswiler Reviewed-by: Tim Harvey Tested-by: Tim Harvey --- arch/arm64/boot/dts/freescale/imx8mm.dtsi | 33 ++++++++++++++++++++++- 1 file changed, 32 insertions(+), 1 deletion(-) diff --git a/arch/arm64/boot/dts/freescale/imx8mm.dtsi b/arch/arm64/boot/dts/freescale/imx8mm.dtsi index 0844f3144887..75f4317215ac 100644 --- a/arch/arm64/boot/dts/freescale/imx8mm.dtsi +++ b/arch/arm64/boot/dts/freescale/imx8mm.dtsi @@ -520,7 +520,7 @@ iomuxc: pinctrl@30330000 { }; gpr: iomuxc-gpr@30340000 { - compatible = "fsl,imx8mm-iomuxc-gpr", "syscon"; + compatible = "fsl,imx8mm-iomuxc-gpr", "fsl,imx6q-iomuxc-gpr", "syscon"; reg = <0x30340000 0x10000>; }; @@ -1179,6 +1179,37 @@ gpmi: nand-controller@33002000{ status = "disabled"; }; + pcie0: pcie@33800000 { + compatible = "fsl,imx8mm-pcie"; + reg = <0x33800000 0x400000>, <0x1ff00000 0x80000>; + reg-names = "dbi", "config"; + #address-cells = <3>; + #size-cells = <2>; + device_type = "pci"; + bus-range = <0x00 0xff>; + ranges = <0x81000000 0 0x00000000 0x1ff80000 0 0x00010000 /* downstream I/O 64KB */ + 0x82000000 0 0x18000000 0x18000000 0 0x07f00000>; /* non-prefetchable memory */ + num-lanes = <1>; + num-viewport = <4>; + interrupts = ; + interrupt-names = "msi"; + #interrupt-cells = <1>; + interrupt-map-mask = <0 0 0 0x7>; + interrupt-map = <0 0 0 1 &gic GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, + <0 0 0 2 &gic GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, + <0 0 0 3 &gic GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, + <0 0 0 4 &gic GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>; + fsl,max-link-speed = <2>; + linux,pci-domain = <0>; + power-domains = <&pgc_pcie>; + resets = <&src IMX8MQ_RESET_PCIE_CTRL_APPS_EN>, + <&src IMX8MQ_RESET_PCIE_CTRL_APPS_TURNOFF>; + reset-names = "apps", "turnoff"; + phys = <&pcie_phy>; + phy-names = "pcie-phy"; + status = "disabled"; + }; + gpu_3d: gpu@38000000 { compatible = "vivante,gc"; reg = <0x38000000 0x8000>; -- 2.25.1