Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp239556pxb; Wed, 3 Nov 2021 03:29:16 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyQzqeS/Xi2g1RY5AbOxEYMj8GBifUcI/N7gsHTu0xCe5poS9yO1a/1IHwDdPkGwCL85dcF X-Received: by 2002:a05:6e02:2187:: with SMTP id j7mr23251241ila.323.1635935356032; Wed, 03 Nov 2021 03:29:16 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1635935356; cv=none; d=google.com; s=arc-20160816; b=XI6RO4SZyVhlVVS+JsF4rALnzHRLooKvrEpdDeAliAC+mk2N6jfZZc+rBWisZTZygj 7zo3T5HyLEy5FapDjf/itg3KclwzqLgon5Yv1W/gJrrTafNjwFZQYV/5aEC7f27KkwDq OPehuHc66VxP6z1PcD8kw9OqWbEHFFETjzywzlhGAmQ1kZygJCjuPJHfstkFLMyotixT 7wdNQC9B4CO7u+4TzwwiU9LiGlfTTS/gGRAfTABPy0auefU/ArEvEKxPzb+lCwXAJrDq d8PgxE/xB8j/LU40Z3GOg4fhIIdy1L94P09q17Q8RNv5qFFUcYtOstrPVSuWstja9MhK ciQA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:message-id:date:subject:cc:to:from; bh=Fobk9JQNtIkN9D4sAWKk/5p+RTroOj2+qzUFUXLPGR8=; b=qi9eu9qxeFDXcWfjDQE+n57opB8G37c61d4lRlOEqbGitAXhp99d/9t508dYxKA41j du0+GiE0iKCQJAn0gSgqdMZZPRfVwFm/j7V7gQZ8RxBMrUuzYNyr2fkgvznkatqgEc+Q LhIAWG19YnUXFVTJEohEvf+EZHVmRvlg7UoVmmH7P4BPaqg3/RfiBoeG6ap0HnFMd/+Z Xc97dxLqUoWWdPgf+xM3ZZNN2aZaCPP8rGVsVgqO4C3dmMaCIwGZJfzSlzcxgHS2TIgy 6/XnBA9m0cohgsa2KGQU/4BsAH4M4KkQMJqd8C4w9UsRt7EC2CGTax6IkviU75zwRDl6 NLAA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id k6si3086287ilu.124.2021.11.03.03.29.04; Wed, 03 Nov 2021 03:29:16 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231981AbhKCK3v (ORCPT + 99 others); Wed, 3 Nov 2021 06:29:51 -0400 Received: from mailgw01.mediatek.com ([60.244.123.138]:44334 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S231623AbhKCK3v (ORCPT ); Wed, 3 Nov 2021 06:29:51 -0400 X-UUID: 8126625b3e3647bd9a9fa4d596dc9ff1-20211103 X-UUID: 8126625b3e3647bd9a9fa4d596dc9ff1-20211103 Received: from mtkmbs10n2.mediatek.inc [(172.21.101.183)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-GCM-SHA384 256/256) with ESMTP id 782488194; Wed, 03 Nov 2021 18:27:12 +0800 Received: from mtkmbs10n1.mediatek.inc (172.21.101.34) by mtkmbs10n2.mediatek.inc (172.21.101.183) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.792.3; Wed, 3 Nov 2021 18:27:11 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkmbs10n1.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.2.792.15 via Frontend Transport; Wed, 3 Nov 2021 18:27:11 +0800 From: YC Hung To: , , , CC: , , , , , , , , , Subject: [PATCH v5] dt-bindings: dsp: mediatek: Add mt8195 DSP binding support Date: Wed, 3 Nov 2021 18:26:08 +0800 Message-ID: <20211103102607.12277-1-yc.hung@mediatek.com> X-Mailer: git-send-email 2.18.0 MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: "yc.hung" This describes the mt8195 DSP device tree node. Signed-off-by: yc.hung --- Changes since v4: - remove patch 1 with clocks as it will be reviewed and merged to SOF tree. https://github.com/thesofproject/linux/pull/3237 - refine DT file binding files with Rob's comments. .../bindings/dsp/mtk,mt8195-dsp.yaml | 142 ++++++++++++++++++ 1 file changed, 142 insertions(+) create mode 100644 Documentation/devicetree/bindings/dsp/mtk,mt8195-dsp.yaml diff --git a/Documentation/devicetree/bindings/dsp/mtk,mt8195-dsp.yaml b/Documentation/devicetree/bindings/dsp/mtk,mt8195-dsp.yaml new file mode 100644 index 000000000000..aeeb7af69625 --- /dev/null +++ b/Documentation/devicetree/bindings/dsp/mtk,mt8195-dsp.yaml @@ -0,0 +1,142 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/dsp/mtk,mt8195-dsp.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Mediatek mt8195 DSP core + +maintainers: + - YC Hung + +description: | + Some boards from mt8195 contain a DSP core used for + advanced pre- and post- audio processing. +properties: + compatible: + const: mediatek,mt8195-dsp + + reg: + items: + - description: Address and size of the DSP Cfg registers + - description: Address and size of the DSP SRAM + + reg-names: + items: + - const: cfg + - const: sram + + interrupts: + items: + - description: watchdog interrupt + + interrupt-names: + items: + - const: wdt + + clocks: + items: + - description: mux for audio dsp clock + - description: 26M clock + - description: mux for audio dsp local bus + - description: default audio dsp local bus clock source + - description: clock gate for audio dsp clock + - description: mux for audio dsp access external bus + + clock-names: + items: + - const: adsp_sel + - const: clk26m_ck + - const: audio_local_bus + - const: mainpll_d7_d2 + - const: scp_adsp_audiodsp + - const: audio_h + + power-domains: + maxItems: 1 + + mboxes: + items: + - description: a mailbox is ised for ipc reply between host and audio DSP. + - description: a mailbox is ised for ipc reuqest between host and audio DSP. + + mbox-names: + items: + - const: mbox0 + - const: mbox1 + + memory-region: + items: + - description: A phandle to a reserved memory region is used for dma buffer between host and DSP. + - description: A phandle to a reserved memory region is used for DSP system memory. + + sound: + description: + Sound subnode includes ASoC platform, DPTx codec node, and + HDMI codec node. + + type: object + + properties: + mediatek,platform: + $ref: "/schemas/types.yaml#/definitions/phandle" + description: The phandle of MT8195 ASoC platform. + + mediatek,dptx-codec: + $ref: "/schemas/types.yaml#/definitions/phandle" + description: The phandle of MT8195 Display Port Tx codec node. + + mediatek,hdmi-codec: + $ref: "/schemas/types.yaml#/definitions/phandle" + description: The phandle of MT8195 HDMI codec node. + +required: + - compatible + - reg + - reg-names + - interrupts + - interrupt-names + - clocks + - clock-names + - memory-region + - power-domains + - mbox-names + - mboxes + - sound + +additionalProperties: true + +examples: + - | + #include + #include + adsp: dsp@10803000 { + compatible = "mediatek,mt8195-dsp"; + reg = <0x10803000 0x1000>, + <0x10840000 0x40000>; + reg-names = "cfg", "sram"; + interrupts = ; + interrupt-names = "wdt"; + clocks = <&topckgen 10>, //CLK_TOP_ADSP + <&clk26m>, + <&topckgen 107>, //CLK_TOP_AUDIO_LOCAL_BUS + <&topckgen 136>, //CLK_TOP_MAINPLL_D7_D2 + <&scp_adsp 0>, //CLK_SCP_ADSP_AUDIODSP + <&topckgen 34>; //CLK_TOP_AUDIO_H + clock-names = "adsp_sel", + "clk26m_ck", + "audio_local_bus", + "mainpll_d7_d2", + "scp_adsp_audiodsp", + "audio_h"; + memory-region = <&adsp_dma_mem_reserved>, + <&adsp_mem_reserved>; + power-domains = <&spm 6>; //MT8195_POWER_DOMAIN_ADSP + mbox-names = "mbox0", "mbox1"; + mboxes = <&adsp_mailbox 0>, <&adsp_mailbox 1>; + sound { + mediatek,dptx-codec = <&dp_tx>; + mediatek,hdmi-codec = <&hdmi0>; + mediatek,platform = <&afe>; + }; + }; -- 2.18.0