Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp2677204pxb; Fri, 5 Nov 2021 02:49:30 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzav89Kbc6vDiplI7r5k4frWJupo7SywvypYtqcL7bysUiIql0xoEkITUYvaRcL0TaVgv1g X-Received: by 2002:a05:6602:2d8f:: with SMTP id k15mr28047267iow.31.1636105770730; Fri, 05 Nov 2021 02:49:30 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1636105770; cv=none; d=google.com; s=arc-20160816; b=LQWdtEl5Eyen1H0gbuMYhg+X6JJVW08wBq6MhvXUKNvzIgmjlaQU15dZjPH0aRkymz PPK5e9ESsjsnSVNCnrxm/ojXNKqwjyc2Jn1rccIt8SIM71GanmoOotD3zrwIyLyq5Iw5 II04Mg7KwCPIaBbOGR3KYqtZg1nmesuY9CrldWbdmrWTPeKyNTLDtsiioTclUU7gt8Lp y24OpDWIfbW9Tu6gT/xc6BqJiImBGcB3sC9OY/11cHTXeWUuzg7nz9JKg6oUPtq6aOx/ XBWfk6ysRlllvAXkk+lneUfJQDV8ZSZLmAtN+utdLRJsz96hhbe/Ht8qQlONNiCEE1LU wExA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=3grw7puFS9twWkmvv/4HGj8yPQPEgClDG4PXz/VBb6I=; b=r2RMb8JHjId2q5qcuLJExd6pr8bQ3T8J5eiDBzwSmX8W3uG4LiL+8FJ7AGw8kIWwPm ZrFWNY/VkZKmsryMx5rmXd8LkR5pMoXgUmvOH02b71EKLz8nIF4Cj2dubRjqPTg+YdSC vpxbPz2/tvac1Kom0cg5AMQsavgSZPspSnx4Xx5Uw01FeqfdobTQByeR/7LNFrFEvvHQ f0Kf6uC9/e7ewIB6fcqpZ6+mJJ+9C9XRH3YCRRJLMCYRVu5dVMD9qbEz1wX7yk5XpUkw 1bJEZXDKYkwLF0brmP6mqxCG49F3RSBbjvWDY80BjpW6TwYa/h/JoFvkbET9GKRAVtX2 n1+Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=bRUUYc42; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id g9si16040987iow.41.2021.11.05.02.49.15; Fri, 05 Nov 2021 02:49:30 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=bRUUYc42; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232792AbhKEJuq (ORCPT + 99 others); Fri, 5 Nov 2021 05:50:46 -0400 Received: from mail.kernel.org ([198.145.29.99]:47452 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232616AbhKEJuq (ORCPT ); Fri, 5 Nov 2021 05:50:46 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 6E7FA61053; Fri, 5 Nov 2021 09:48:02 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1636105686; bh=JOH80MQM+ARdKAOqfocajIJekKiO0ckjPSkcV5eTJ6Y=; h=From:To:Cc:Subject:Date:From; b=bRUUYc42UheVd+lqBiGwbxGbznCjzRk26KuZ5te7exx7ygeJ5/15bNZQboLZItdnz 1pgj3VWS3Osq/SEVVfsEDRrB1MZLSHBpgS0DCcbwe15wFXK5u9bKKu1UT3TttfCX/d AHZzMOjA4A8h2SOCXKI3CZNsPBJjW9zIH0GGCBGqVLdPXffkv96KigvFiMTlDoRZLK IUviqWEUOeA6jXVMsmUWupwIGpvavc3vIUdwIIca8xBcFLNh+XHsVpa60uz37zvy0C azLx7qZLBPNnOi2exrFihtm9p3Fa47clMfh07H/ZihSFo+D69ghw8NshSKX7ACLV+S 9xW0ysPLIdFjg== From: guoren@kernel.org To: guoren@kernel.org, anup@brainfault.org, atish.patra@wdc.com, maz@kernel.org, tglx@linutronix.de, palmer@dabbelt.com Cc: linux-kernel@vger.kernel.org, linux-riscv@lists.infradead.org, Guo Ren , Vincent Pelletier , Nikita Shubin , stable@vger.kernel.org Subject: [PATCH V7] irqchip/sifive-plic: Fixup EOI failed when masked Date: Fri, 5 Nov 2021 17:47:48 +0800 Message-Id: <20211105094748.3894453-1-guoren@kernel.org> X-Mailer: git-send-email 2.25.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Guo Ren When using "devm_request_threaded_irq(,,,,IRQF_ONESHOT,,)" in the driver, only the first interrupt could be handled, and continue irq is blocked by hw. Because the riscv plic couldn't complete masked irq source which has been disabled in enable register. The bug was firstly reported in [1]. Here is the description of Interrupt Completion in PLIC spec [2]: The PLIC signals it has completed executing an interrupt handler by writing the interrupt ID it received from the claim to the claim/complete register. The PLIC does not check whether the completion ID is the same as the last claim ID for that target. If the completion ID does not match an interrupt source that is currently enabled for the target, the ^^ ^^^^^^^^^ ^^^^^^^ completion is silently ignored. [1] http://lists.infradead.org/pipermail/linux-riscv/2021-July/007441.html [2] https://github.com/riscv/riscv-plic-spec/blob/8bc15a35d07c9edf7b5d23fec9728302595ffc4d/riscv-plic.adoc Fixes: bb0fed1c60cc ("irqchip/sifive-plic: Switch to fasteoi flow") Reported-by: Vincent Pelletier Tested-by: Nikita Shubin Signed-off-by: Guo Ren Cc: stable@vger.kernel.org Cc: Anup Patel Cc: Thomas Gleixner Cc: Marc Zyngier Cc: Palmer Dabbelt Cc: Atish Patra Cc: Nikita Shubin Cc: incent Pelletier --- Changes since V7: - Add Fixes tag - Add Tested-by - Add Cc stable Changes since V6: - Propagate to plic_irq_eoi for all riscv,plic by Nikita Shubin - Remove thead related codes Changes since V5: - Move back to mask/unmask - Fixup the problem in eoi callback - Remove allwinner,sun20i-d1 IRQCHIP_DECLARE - Rewrite comment log Changes since V4: - Update comment by Anup Changes since V3: - Rename "c9xx" to "c900" - Add sifive_plic_chip and thead_plic_chip for difference Changes since V2: - Add a separate compatible string "thead,c9xx-plic" - set irq_mask/unmask of "plic_chip" to NULL and point irq_enable/disable of "plic_chip" to plic_irq_mask/unmask - Add a detailed comment block in plic_init() about the differences in Claim/Completion process of RISC-V PLIC and C9xx PLIC. --- drivers/irqchip/irq-sifive-plic.c | 8 +++++++- 1 file changed, 7 insertions(+), 1 deletion(-) diff --git a/drivers/irqchip/irq-sifive-plic.c b/drivers/irqchip/irq-sifive-plic.c index cf74cfa82045..259065d271ef 100644 --- a/drivers/irqchip/irq-sifive-plic.c +++ b/drivers/irqchip/irq-sifive-plic.c @@ -163,7 +163,13 @@ static void plic_irq_eoi(struct irq_data *d) { struct plic_handler *handler = this_cpu_ptr(&plic_handlers); - writel(d->hwirq, handler->hart_base + CONTEXT_CLAIM); + if (irqd_irq_masked(d)) { + plic_irq_unmask(d); + writel(d->hwirq, handler->hart_base + CONTEXT_CLAIM); + plic_irq_mask(d); + } else { + writel(d->hwirq, handler->hart_base + CONTEXT_CLAIM); + } } static struct irq_chip plic_chip = { -- 2.25.1