Received: by 2002:a05:6a10:5bc5:0:0:0:0 with SMTP id os5csp6181961pxb; Mon, 8 Nov 2021 04:36:56 -0800 (PST) X-Google-Smtp-Source: ABdhPJzrBrI6WkLG3fnr4yg6hU6yLjKb/SnQvjmp7dMJ7qyZN5HgcF6l9Ya9GUQ81G0SvqItLbL1 X-Received: by 2002:a50:da48:: with SMTP id a8mr107857677edk.146.1636375016183; Mon, 08 Nov 2021 04:36:56 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1636375016; cv=none; d=google.com; s=arc-20160816; b=NqQP+vjYgpiB6ul4wDoq7enrndWSH3L7TyX8/qhq5w8/b/J3S1/E/RsbSS++wzJ9yu fg28umBDzd03ppCo45mQkDgpZl6WrwF0uBxoO8Zy0bV4mNRpqveX0OCj2NKvdrFy46ux IbyuO/4SMyi5jRjonXQBddGbp9XT2YHa9YTI1gFZv3pGjiAOipaBiqGTrUw5NADQJQ/c NGXxmXvTYwjs8s3DC57MI7TaRXs0/YtXvUXP32TBD0diSoUifaEqg3Nkp13CfELHJT51 E/jektLKKdngVMB0s8i+RDrhBPfXnbzqHJ5K0fdsCoEuKeEUkMpwJW5vqZ5IUWBDx63S xwng== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:date:cc:to:from:subject :message-id; bh=5KfPgcSpb6D/OBbPTHHphBB3UOdz5eFP9uGLohJAiyQ=; b=v8ur1G9IFUfuPyxKQ3CoqEvCOOsGhE8r10HgWrcU9anHbXEbrs5JXAXsadXQmd/kW5 6AA5l3vU5Gd8BD3Kf13rgzkl5RQ8zKuXCZtyIW2LOaYW03GVAEoBQpV6u38c25+98giM l7e8rxYB1+xJMKwKBHfyI+JKlTPIjdKL6SNsR8h6I9r9DtkEboTVEZjFOPBMo9kh36HR Q+Y8lwc3snS2510fo7Q8fP2CA7+/l/knBKPZAFEaFqoBHNgffsbkxGOxzw3GasWIMVhq aqn/KUoGelW5gsm8pxcl5HhnyjfVTR+sBXeNhhVh9ksAVf+yV4tlFIMBJ1+9PQKP1ELz hStw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id oz6si27882925ejc.398.2021.11.08.04.36.29; Mon, 08 Nov 2021 04:36:56 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S238229AbhKHI7p (ORCPT + 99 others); Mon, 8 Nov 2021 03:59:45 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:49612 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S238226AbhKHI7n (ORCPT ); Mon, 8 Nov 2021 03:59:43 -0500 Received: from metis.ext.pengutronix.de (metis.ext.pengutronix.de [IPv6:2001:67c:670:201:290:27ff:fe1d:cc33]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id B3F50C061714 for ; Mon, 8 Nov 2021 00:56:58 -0800 (PST) Received: from gallifrey.ext.pengutronix.de ([2001:67c:670:201:5054:ff:fe8d:eefb] helo=[IPv6:::1]) by metis.ext.pengutronix.de with esmtps (TLS1.3:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.92) (envelope-from ) id 1mk0SK-0003eP-Uo; Mon, 08 Nov 2021 09:56:45 +0100 Message-ID: Subject: Re: [PATCH V2 1/5] soc: imx: imx8m-blk-ctrl: Fix imx8mm mipi reset From: Lucas Stach To: Adam Ford , linux-arm-kernel@lists.infradead.org Cc: tharvey@gateworks.com, frieder.schrempf@kontron.de, linux-media@vger.kernel.org, laurent.pinchart@ideasonboard.com, aford@beaconembedded.com, cstevens@beaconembedded.com, jagan@amarulasolutions.com, Rob Herring , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam , NXP Linux Team , Catalin Marinas , Will Deacon , Peng Fan , devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Date: Mon, 08 Nov 2021 09:56:40 +0100 In-Reply-To: <20211106155427.753197-1-aford173@gmail.com> References: <20211106155427.753197-1-aford173@gmail.com> Content-Type: text/plain; charset="UTF-8" User-Agent: Evolution 3.40.4 (3.40.4-1.fc34) MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-SA-Exim-Connect-IP: 2001:67c:670:201:5054:ff:fe8d:eefb X-SA-Exim-Mail-From: l.stach@pengutronix.de X-SA-Exim-Scanned: No (on metis.ext.pengutronix.de); SAEximRunCond expanded to false X-PTX-Original-Recipient: linux-kernel@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Am Samstag, dem 06.11.2021 um 10:54 -0500 schrieb Adam Ford: > Most of the blk-ctrl reset bits are found in one register, however > there are two bits in offset 8 for pulling the MIPI DPHY out of reset > and these need to be set when IMX8MM_DISPBLK_PD_MIPI_CSI is brought > out of reset or the MIPI_CSI hangs. > > Fixes: 926e57c065df ("soc: imx: imx8m-blk-ctrl: add DISP blk-ctrl") > Signed-off-by: Adam Ford Reviewed-by: Lucas Stach > --- > > V2: Make a note that the extra register is only for Mini/Nano DISPLAY_BLK_CTRL > Rename the new register to mipi_phy_rst_mask > Encapsulate the edits to this register with an if-statement > > drivers/soc/imx/imx8m-blk-ctrl.c | 18 ++++++++++++++++++ > 1 file changed, 18 insertions(+) > > diff --git a/drivers/soc/imx/imx8m-blk-ctrl.c b/drivers/soc/imx/imx8m-blk-ctrl.c > index 519b3651d1d9..581eb4bc7f7d 100644 > --- a/drivers/soc/imx/imx8m-blk-ctrl.c > +++ b/drivers/soc/imx/imx8m-blk-ctrl.c > @@ -17,6 +17,7 @@ > > #define BLK_SFT_RSTN 0x0 > #define BLK_CLK_EN 0x4 > +#define BLK_MIPI_RESET_DIV 0x8 /* Mini/Nano DISPLAY_BLK_CTRL only */ > > struct imx8m_blk_ctrl_domain; > > @@ -36,6 +37,15 @@ struct imx8m_blk_ctrl_domain_data { > const char *gpc_name; > u32 rst_mask; > u32 clk_mask; > + > + /* > + * i.MX8M Mini and Nano have a third DISPLAY_BLK_CTRL register > + * which is used to control the reset for the MIPI Phy. > + * Since it's only present in certain circumstances, > + * an if-statement should be used before setting and clearing this > + * register. > + */ > + u32 mipi_phy_rst_mask; > }; > > #define DOMAIN_MAX_CLKS 3 > @@ -78,6 +88,8 @@ static int imx8m_blk_ctrl_power_on(struct generic_pm_domain *genpd) > > /* put devices into reset */ > regmap_clear_bits(bc->regmap, BLK_SFT_RSTN, data->rst_mask); > + if (data->mipi_phy_rst_mask) > + regmap_clear_bits(bc->regmap, BLK_MIPI_RESET_DIV, data->mipi_phy_rst_mask); > > /* enable upstream and blk-ctrl clocks to allow reset to propagate */ > ret = clk_bulk_prepare_enable(data->num_clks, domain->clks); > @@ -99,6 +111,8 @@ static int imx8m_blk_ctrl_power_on(struct generic_pm_domain *genpd) > > /* release reset */ > regmap_set_bits(bc->regmap, BLK_SFT_RSTN, data->rst_mask); > + if (data->mipi_phy_rst_mask) > + regmap_set_bits(bc->regmap, BLK_MIPI_RESET_DIV, data->mipi_phy_rst_mask); > > /* disable upstream clocks */ > clk_bulk_disable_unprepare(data->num_clks, domain->clks); > @@ -120,6 +134,9 @@ static int imx8m_blk_ctrl_power_off(struct generic_pm_domain *genpd) > struct imx8m_blk_ctrl *bc = domain->bc; > > /* put devices into reset and disable clocks */ > + if (data->mipi_phy_rst_mask) > + regmap_clear_bits(bc->regmap, BLK_MIPI_RESET_DIV, data->mipi_phy_rst_mask); > + > regmap_clear_bits(bc->regmap, BLK_SFT_RSTN, data->rst_mask); > regmap_clear_bits(bc->regmap, BLK_CLK_EN, data->clk_mask); > > @@ -488,6 +505,7 @@ static const struct imx8m_blk_ctrl_domain_data imx8mm_disp_blk_ctl_domain_data[] > .gpc_name = "mipi-csi", > .rst_mask = BIT(3) | BIT(4), > .clk_mask = BIT(10) | BIT(11), > + .mipi_phy_rst_mask = BIT(16) | BIT(17), > }, > }; >