Received: by 2002:a05:6a10:8395:0:0:0:0 with SMTP id n21csp508747pxh; Tue, 9 Nov 2021 14:25:04 -0800 (PST) X-Google-Smtp-Source: ABdhPJy6Hf7pxXbAGdmZ44Xop02DPB6PKPMmqUQcA75lZrWMLA/OiwO6BK8XdOLXsxbSVoQsBZdb X-Received: by 2002:a17:907:2bd0:: with SMTP id gv16mr13961037ejc.121.1636496704191; Tue, 09 Nov 2021 14:25:04 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1636496704; cv=none; d=google.com; s=arc-20160816; b=P9bEufqNfOsNbIbPM6bRjPk6jRxt0C0NOMpIlqZoeUp0XBIX1NEo9SqVjQ4+NTNoev qXAx8o6L1swd2ablSSQxXzpi9PM9QJYwXpb/0m+sbN1z+vP9gjZt5yD8J/oaRVZDa/Wi QrBg7fnIOJkEjzL5allukJXstbmt+W7zSErfNIFVGHM5+H+Cg81CVCvggvPp5uUMn4vr +Ozg0jeldCREFp7jD5SzpYhJPFaCEuCp3rcT+y6+ckcToZ0Tly5XSBAzBSywIiXrVxFO TLqgCi/CmReLpFC9gLDIyf2aGILDowOIGPahLzRKh/3topF6f45UA8evbY/cYLxRZNj9 p2pA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:content-language :in-reply-to:mime-version:user-agent:date:message-id:organization :from:references:cc:to:subject:dkim-signature; bh=oXCMr+/KNYtEmd3upAl6pgL78E6/B9BzleWtsQw0fvY=; b=XBoi5okS5XiVOgHcS4hckRKc70RPm+Yb8U84grPeyus5QfUcvoU75QjJJ8jskibP0k mlXDnJQY0Db9WlZamGm1r4VoE6n5rIjS2UIcUiCkN43ShfhLaCFwFXZdLNFJ8OtgOoAC rAeRWOAjB0rN+XSDPzRUZYnTO8Lbwai7HVKrYKWaFGy4o+2dz2YlqFpaAlAj2kf1gmQV 3bP4RPEozE33YgsSY44cK/xDKGWgudlXHd2KzxF7UBnt0iTlLhaxb9BaQRd/5vOHZ5DX /S4TwBFUk0dtCL8XPxSGRFQ0ae8qxnL7m7r2GQhFY5nv9HTZu03AWrk8Td/A4mPzrJ4h E3Ow== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@baylibre-com.20210112.gappssmtp.com header.s=20210112 header.b=PIPWFklL; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id eb6si37263354edb.117.2021.11.09.14.24.40; Tue, 09 Nov 2021 14:25:04 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@baylibre-com.20210112.gappssmtp.com header.s=20210112 header.b=PIPWFklL; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230147AbhKINgV (ORCPT + 99 others); Tue, 9 Nov 2021 08:36:21 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:44374 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230014AbhKINgU (ORCPT ); Tue, 9 Nov 2021 08:36:20 -0500 Received: from mail-wm1-x332.google.com (mail-wm1-x332.google.com [IPv6:2a00:1450:4864:20::332]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 2BEEBC061766 for ; Tue, 9 Nov 2021 05:33:34 -0800 (PST) Received: by mail-wm1-x332.google.com with SMTP id i8-20020a7bc948000000b0030db7b70b6bso1923492wml.1 for ; Tue, 09 Nov 2021 05:33:34 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=baylibre-com.20210112.gappssmtp.com; s=20210112; h=subject:to:cc:references:from:organization:message-id:date :user-agent:mime-version:in-reply-to:content-language :content-transfer-encoding; bh=oXCMr+/KNYtEmd3upAl6pgL78E6/B9BzleWtsQw0fvY=; b=PIPWFklLYdgHZz4sKScFOtQx6cc5AfdbB5bOrVhuqRUiAzI1PaY+eRkD0cIJqZ3H9/ h1rdNDh8mqEeHVaXg0cb3WRG7klHAZoc5xVzCCdIF3xYgUFgqcIQHumCSTp4Lrr07mgY 7NnCI5jXzZnHp8IEpdYA5rHUaG+Jrs2syXW5xZDrJyZVRUkpMXme1hcBNDySAj0t+N4B OC5/zdexojm+lxiOnHB6Ud/hgYHBY6RagfFKblEm8ngUWrtP+7++Y2+VIVh4L5FzT+y4 y8BtRyQgrstwlAZlokt2xX6a8m2P/F6hkDCz2/NRh5lEEAbT3wbdGPVebjUcb4CmW3Qw Ux1g== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:subject:to:cc:references:from:organization :message-id:date:user-agent:mime-version:in-reply-to :content-language:content-transfer-encoding; bh=oXCMr+/KNYtEmd3upAl6pgL78E6/B9BzleWtsQw0fvY=; b=KSG4KSv5EW4YQexwl7FUXt77LEL68kAh7bns3E+0dEqtLKcJuHp+gROMzW50vD9QFM nY7hfqbAzzG2mSTHd5/sujpjLEpmdxJm2Ck5YM+dMSh4XlKZ5PDVB4RQyYR07/469vBs +fYBwdgFkX/18hSZHPUYErArA/CJJqfG+t1kQzSShvWGKu64CcmZMYYF7nduPZf/LmKb b9LyUkOOit+hvPjKAVx44UBOjooINujKJMHh3wSXH8rjYRXVD7OdV2wt6mugsNO5ED3A I9p+riZevm7tbFraYStUkPyZZERCfDAsBtLq04fQ+vxnhWMUQ6GjCTwrT9rTkVyB1Qqh IEmw== X-Gm-Message-State: AOAM530w9OFn5f1kgm5Gb30vWu+Ri1DFYhB5x7cn1P9f2NzJajNnRV0+ 6NjLeMOooedh+j9PwKIGSrzmzA== X-Received: by 2002:a1c:7c19:: with SMTP id x25mr7466982wmc.42.1636464812656; Tue, 09 Nov 2021 05:33:32 -0800 (PST) Received: from ?IPv6:2001:861:44c0:66c0:d284:de3f:b3d6:f714? ([2001:861:44c0:66c0:d284:de3f:b3d6:f714]) by smtp.gmail.com with ESMTPSA id o1sm20351064wru.91.2021.11.09.05.33.31 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Tue, 09 Nov 2021 05:33:32 -0800 (PST) Subject: Re: [PATCH] drm/omap: increase DSS5 max tv pclk to 192MHz To: tomba@kernel.org Cc: linux-omap@vger.kernel.org, dri-devel@lists.freedesktop.org, linux-kernel@vger.kernel.org, khilman@baylibre.com, Tomi Valkeinen References: <20211012133939.2145462-1-narmstrong@baylibre.com> From: Neil Armstrong Organization: Baylibre Message-ID: Date: Tue, 9 Nov 2021 14:33:31 +0100 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:78.0) Gecko/20100101 Thunderbird/78.13.0 MIME-Version: 1.0 In-Reply-To: <20211012133939.2145462-1-narmstrong@baylibre.com> Content-Type: text/plain; charset=utf-8 Content-Language: en-US Content-Transfer-Encoding: 7bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Tomi, On 12/10/2021 15:39, Neil Armstrong wrote: > From: Tomi Valkeinen > > DSS5's maximum tv pclk rate (i.e. HDMI) is set to 186MHz, which comes > from the TRM (DPLL_HDMI_CLK1 frequency must be lower than 186 MHz). To > support DRA76's wide screen HDMI feature, we need to increase this > maximum rate. > > Testing shows that the PLL seems to work fine even with ~240MHz clocks, > and even the HDMI output at that clock is stable enough for monitors to > show a picture. This holds true for all DRA7 and AM5 SoCs (and probably > also for OMAP5). > > However, the highest we can go without big refactoring to the clocking > code is 192MHz, as that is the DSS func clock we get from the PRCM. So, > increase the max HDMI pixel clock to 192MHz for now, to allow some more > 2k+ modes to work. > > This patch never had a clear confirmation from HW people, but this > change stayed on production trees for multiple years without any report > on an eventual breakage. > > Signed-off-by: Tomi Valkeinen > Signed-off-by: Neil Armstrong > --- > drivers/gpu/drm/omapdrm/dss/dispc.c | 2 +- > 1 file changed, 1 insertion(+), 1 deletion(-) > > Tomi, > > I slighly changed the commit message to point the fact this patch has been > used in production fort years without any sign of breakage. > > Neil > > diff --git a/drivers/gpu/drm/omapdrm/dss/dispc.c b/drivers/gpu/drm/omapdrm/dss/dispc.c > index 5619420cc2cc..3c4a4991e45a 100644 > --- a/drivers/gpu/drm/omapdrm/dss/dispc.c > +++ b/drivers/gpu/drm/omapdrm/dss/dispc.c > @@ -4458,7 +4458,7 @@ static const struct dispc_features omap54xx_dispc_feats = { > .mgr_width_max = 4096, > .mgr_height_max = 4096, > .max_lcd_pclk = 170000000, > - .max_tv_pclk = 186000000, > + .max_tv_pclk = 192000000, > .max_downscale = 4, > .max_line_width = 2048, > .min_pcd = 1, > > base-commit: e4e737bb5c170df6135a127739a9e6148ee3da82 > Gentle ping, Neil