Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 5FC5EC433EF for ; Fri, 19 Nov 2021 11:07:33 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id 4B19F61AD0 for ; Fri, 19 Nov 2021 11:07:33 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234886AbhKSLKd (ORCPT ); Fri, 19 Nov 2021 06:10:33 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:41630 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234868AbhKSLKb (ORCPT ); Fri, 19 Nov 2021 06:10:31 -0500 Received: from mail-pl1-x62d.google.com (mail-pl1-x62d.google.com [IPv6:2607:f8b0:4864:20::62d]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id C8757C061574; Fri, 19 Nov 2021 03:07:29 -0800 (PST) Received: by mail-pl1-x62d.google.com with SMTP id b11so7838829pld.12; Fri, 19 Nov 2021 03:07:29 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=2WsjrQUKq5bwDbmvHmarPSTVx3jZw5OEvSKbyzudpRw=; b=dYUrNl7D/FSXxGDlekd1qWW3W4D+tMLwtKsI3D8cotlKYIlp5nQ5TCKhhmHHnwDzNW rDmYU3/CnL3PGXQ4r7fTGtaHDp4Cvrw/tpnRK8hBlmsmxvtxPkDXHt6FdpTbDgR/vPIK 29wfdUP0w5ky5KUU1M8U0k4GI1Qb8vbv/AhcUNyk0SBPlm3EpbyJal0NybfYPUN/Wjvi v3upioXoE1qKwZJJ0of4nB30qq7ft27BvbkIi6gn7lQGr3kyGCBPhgzZFAfRgcemUFh1 JcPE7X+pHVrYNYEOOGxqh5qf04XRuv5NQXGikzSzoWxwGXQyInA4krkmcUTDFpbMpbSt vKbQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=2WsjrQUKq5bwDbmvHmarPSTVx3jZw5OEvSKbyzudpRw=; b=mxsUWnESaACNxVjn/9E1wRAD8WrF05T9nqRKBPVdK1IqKd8B3gFUIVoCZ1Cow/3DIR UBaee5Nv8DsO0Yn6mX+EnLplygwWiIrzn+pf+MlPCaAaF2SiOCG/X3yXZWavteHUc0Ry JJcCTjjeRdZwCivMuBFISypthJzmmQGXHqCdOLuEFv7YpjJrZZeRSGkh+yqVFTTjn8iq b+mJwPuP+BJ7PDpt5o4c4oIMxF7SQR2v+OzxI00ZSpHkQvvjFcQ8hCsq1j/KYUhy1i6t Vx8Nuqx2iu43p1op4FmCqs12zp5f8WWW8ERO4m7yVk3qRTOcQJuVxxpwPTsFZX5xVllR poVg== X-Gm-Message-State: AOAM533LKw8Q2cBv2sRjW0+X1CeZE3qO5V1OMKXU9ZvTO3Bb4MOm/AFm xrI2HGd3xH4QznyP+NhykZU= X-Google-Smtp-Source: ABdhPJx9GpEmV2nG74ey5Cyxflc2JIOwy7S8xP5WJn/a3uJYkrGRnGckPIwEukP6Pzg62zZjSj4icw== X-Received: by 2002:a17:90b:3882:: with SMTP id mu2mr3606151pjb.165.1637320048242; Fri, 19 Nov 2021 03:07:28 -0800 (PST) Received: from localhost.localdomain ([2406:7400:63:2c47:da89:58f9:fd04:7bf9]) by smtp.gmail.com with ESMTPSA id ne7sm10515484pjb.36.2021.11.19.03.07.25 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 19 Nov 2021 03:07:27 -0800 (PST) From: Naveen Naidu To: bhelgaas@google.com Cc: Naveen Naidu , linux-kernel-mentees@lists.linuxfoundation.org, skhan@linuxfoundation.org, linux-kernel@vger.kernel.org, linux-pci@vger.kernel.org, gregkh@linuxfoundation.org Subject: [PATCH v4 1/1] PCI: Add KUnit tests for __pci_read_base() Date: Fri, 19 Nov 2021 16:37:07 +0530 Message-Id: X-Mailer: git-send-email 2.25.1 In-Reply-To: References: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Currently it is hard to debug issues in the resource assignment code due to long reporduction cycles between the developer trying to fix the code and the user testing it due to the lack of hardware device with the developer [1]. [1]: https://lore.kernel.org/all/20210621123714.GA3286648@bjorn-Precision-5520/ This adds KUnit tests for __pci_read_base() which is only dependent on software structures, so no hardware is needed to run these. This lays the foundation for test fixtures we can use to reproduce the resource assignment code path of PCI. The tests can be setup by following [2] [2]: https://www.kernel.org/doc/html/latest/dev-tools/kunit/usage.html#running-existing-kunit-tests-on-non-uml-architectures Sample output from KUnit Test run: # Subtest: __pci_read_base() 1..3 (null): reg 0x18: [mem 0x4f400000-0x4f400fff] ok 1 - test_pci_read_base_type_0_hdr_approach_1 (null): reg 0x18: [mem 0x4f400000-0x4f400fff] (null): reg 0x1c: [mem 0xaf400000-0xaf4000ff] ok 2 - test_pci_read_base_type_0_hdr_approach_2 (null): reg 0x10: [mem 0xaf400000-0xaf4000ff] ok 3 - test_pci_read_base_type_1_hdr # __pci_read_base(): pass:3 fail:0 skip:0 total:3 # Totals: pass:3 fail:0 skip:0 total:3 ok 1 - __pci_read_base() Suggested-by: Bjorn Helgaas Signed-off-by: Naveen Naidu --- drivers/pci/Kconfig | 4 + drivers/pci/Makefile | 3 + drivers/pci/pci-read-base-test.c | 795 +++++++++++++++++++++++++++++++ 3 files changed, 802 insertions(+) create mode 100644 drivers/pci/pci-read-base-test.c diff --git a/drivers/pci/Kconfig b/drivers/pci/Kconfig index 43e615aa12ff..12b3779fb640 100644 --- a/drivers/pci/Kconfig +++ b/drivers/pci/Kconfig @@ -252,6 +252,10 @@ config PCIE_BUS_PEER2PEER endchoice +config PCI_READ_BASE_KUNIT_TEST + tristate "KUnit tests for __pci_read_base() in probe.c" + depends on PCI && KUNIT=y + source "drivers/pci/hotplug/Kconfig" source "drivers/pci/controller/Kconfig" source "drivers/pci/endpoint/Kconfig" diff --git a/drivers/pci/Makefile b/drivers/pci/Makefile index d62c4ac4ae1b..010a903c3d5d 100644 --- a/drivers/pci/Makefile +++ b/drivers/pci/Makefile @@ -36,4 +36,7 @@ obj-$(CONFIG_PCI_ENDPOINT) += endpoint/ obj-y += controller/ obj-y += switch/ +# KUnit test files +obj-$(CONFIG_PCI_READ_BASE_KUNIT_TEST) += pci-read-base-test.o + subdir-ccflags-$(CONFIG_PCI_DEBUG) := -DDEBUG diff --git a/drivers/pci/pci-read-base-test.c b/drivers/pci/pci-read-base-test.c new file mode 100644 index 000000000000..d8d922a81a93 --- /dev/null +++ b/drivers/pci/pci-read-base-test.c @@ -0,0 +1,795 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * KUnit tests for __pci_read_base() + * + * Author: Naveen Naidu + */ +#include +#include +#include +#include + +#include "pci.h" + +#define NUM_32_BITCONFIG_REGISTERS 16 + +/* + * Representation of type 0/1 headers. + * + * Each element of the array represents one 32 bit register of the + * Type 0/1 Header register. + */ +static u32 config_registers[NUM_32_BITCONFIG_REGISTERS]; + +/* Type of the device you are testing */ +static unsigned int type_header_test_case; + +/* Type 0/1 Header register values */ +struct config_space_bitfield { + char name[64]; + u32 offset; + unsigned int size; /* In bytes */ + unsigned int bit_array_index; + unsigned int value; +}; + +/* + * The index value of BARS in the type_0/1_header struct. + * Useful for setting the values for test cases. + */ +enum type_header_BAR_index { + BAR0 = 3, + BAR1, + BAR2, + BAR3, + BAR4, + BAR5 +}; + +/* PCI Type 0 Header for Endpoints */ +static struct config_space_bitfield type_0_header[] = { + {"Vendor ID", PCI_VENDOR_ID, 2, 0, 0}, + {"Device ID", PCI_DEVICE_ID, 2, 16, 0}, + {"Command", PCI_COMMAND, 2, 32, 0}, + {"BAR 0", PCI_BASE_ADDRESS_0, 4, 128, 0}, + {"BAR 1", PCI_BASE_ADDRESS_1, 4, 160, 0}, + {"BAR 2", PCI_BASE_ADDRESS_2, 4, 192, 0}, + {"BAR 3", PCI_BASE_ADDRESS_3, 4, 224, 0}, + {"BAR 4", PCI_BASE_ADDRESS_4, 4, 256, 0}, + {"BAR 5", PCI_BASE_ADDRESS_5, 4, 288, 0} +}; + +/* PCI Type 1 Header for Bridges */ +static struct config_space_bitfield type_1_header[] = { + {"Vendor ID", PCI_VENDOR_ID, 2, 0, 0}, + {"Device ID", PCI_DEVICE_ID, 2, 16, 0}, + {"Command", PCI_COMMAND, 2, 32, 0}, + {"BAR 0", PCI_BASE_ADDRESS_0, 4, 128, 0}, + {"BAR 1", PCI_BASE_ADDRESS_1, 4, 160, 0} +}; + +/* + * ----------------------------------------------------------------------- + * Data structures to hold test cases values + * ----------------------------------------------------------------------- + */ + +/* Used for setting the test values of BAR registers. */ +struct config_BARS { + char name[64]; + u32 offset; + /* + * Allocated Address size. + * + * Value to return, when all 1's are written to BAR registers. + * + * See (NOTE: How to calculate the allocated address size for the BAR + * registers) comment below. + */ + u32 allocated_size; +}; + +enum config_BARS_index { + config_BAR0, + config_BAR1, + config_BAR2, + config_BAR3, + config_BAR4, + config_BAR5 +}; + +static struct config_BARS type_0_BARS_config[] = { + {"BAR 0", PCI_BASE_ADDRESS_0, 0}, + {"BAR 1", PCI_BASE_ADDRESS_1, 0}, + {"BAR 2", PCI_BASE_ADDRESS_2, 0}, + {"BAR 3", PCI_BASE_ADDRESS_3, 0}, + {"BAR 4", PCI_BASE_ADDRESS_4, 0}, + {"BAR 5", PCI_BASE_ADDRESS_5, 0}, +}; + +static struct config_BARS type_1_BARS_config[] = { + {"BAR 0", PCI_BASE_ADDRESS_0, 0}, + {"BAR 1", PCI_BASE_ADDRESS_1, 0}, +}; + +/* + * ----------------------------------------------------------------------- + * Setup FAKE PCI Hierarchy and resources + * ----------------------------------------------------------------------- + */ + +static struct config_space_bitfield *get_type_header(unsigned int address) +{ + + int i, size; + struct config_space_bitfield *type_hdr; + struct kunit *test = current->kunit_test; + + if (type_header_test_case == PCI_HEADER_TYPE_NORMAL) { + type_hdr = type_0_header; + size = ARRAY_SIZE(type_0_header); + } else { + type_hdr = type_1_header; + size = ARRAY_SIZE(type_1_header); + } + + for (i = 0; i < size; i++, type_hdr++) { + if (type_hdr->offset == address) + return type_hdr; + } + + /* + * FAILS, when you try to access a register not present in type_0_header[] + * or type_1_header[] + */ + KUNIT_FAIL(test, "Can not access address which is not in config headers\n"); + return NULL; +} + +static int get_BAR_alloc_size(unsigned int address) +{ + int i, array_size; + struct config_BARS *BARS_config; + struct kunit *test = current->kunit_test; + + if (type_header_test_case == PCI_HEADER_TYPE_NORMAL) { + BARS_config = type_0_BARS_config; + array_size = ARRAY_SIZE(type_0_BARS_config); + } else { + BARS_config = type_1_BARS_config; + array_size = ARRAY_SIZE(type_1_BARS_config); + } + + for (i = 0; i < array_size; i++, BARS_config++) { + if (BARS_config->offset == address) + return BARS_config->allocated_size; + } + + /* FAIL, when you try to access a non BAR register */ + KUNIT_FAIL(test, "Can not access non BAR register\n"); + return -EFAULT; +} + +/* + * FIXME: The following, read_register() and set_register() function is + * implemented on the assumption that, you always try to read/write values + * from within the size of the register being accessed + * + * It DOES NOT handle the case where the value to write/read is greater + * than the length of the register being accessed. + */ + +/* Set a register value in config_registers[] */ +static void set_register(unsigned int address, unsigned int value, + unsigned int size) +{ + int index, reg_start_pos, shift; + unsigned int flag, mask; + + struct config_space_bitfield *type_hdr = get_type_header(address); + + /* The Array Element where the register is present */ + index = type_hdr->bit_array_index/32; + + /* + * The bit in the config_registers[index] from where the register starts + */ + reg_start_pos = type_hdr->bit_array_index%32; + + /* + * The shift that needs to be done to access the bits of the register. + * + * FIXME: If (shift < 0) then it means that you are trying to access + * values outside the register's 32 bit boundary. This code does not + * support that as of now. + * + * TODO: Do we want to abort the test case here OR throw an error? + */ + shift = (32 - (size * 8)) - (reg_start_pos); + + /* Clear the bits of the register we want to write the values to */ + flag = ~(int_pow(2, size*8) - 1); + mask = flag << shift; + + config_registers[index] &= mask; + + /* + * Set the value + * + * FIXME: Check if the value being written is greater than the size of + * register? Should we handle that case? + */ + config_registers[index] |= (value << shift); + + /* Update the value of struct */ + type_hdr->value = value; +} + +/* Read a register value from config_registers[] */ +static unsigned int read_register_value(unsigned int address, unsigned int size) +{ + int index, reg_start_pos, shift; + unsigned int array_value, flag, mask, value; + + struct config_space_bitfield *type_hdr = get_type_header(address); + + /* The Array Element where this register is present */ + index = type_hdr->bit_array_index/32; + + /* + * The bit in the config_registers[index] from where the register starts + */ + reg_start_pos = type_hdr->bit_array_index%32; + + /* The shift that needs to be done to access the bits of the register + * + * FIXME: If (shift < 0) then it means that you are trying to access + * values outside the register's 32 bit boundary. This code does not + * support that as of now. + * + * TODO: Do we want to abort the test case here OR throw an error? + */ + shift = (32 - (size * 8)) - (reg_start_pos); + + /* Save the value from entire array index */ + array_value = config_registers[index]; + + /* Clear the bits of register, we do not want to read */ + flag = (int_pow(2, size * 8) - 1); + mask = flag << shift; + + /* Get the value of the register */ + array_value &= mask; + value = array_value >> shift; + + return value; +} + +static int fake_pci_read(struct pci_bus *bus, unsigned int devfn, + int where, int size, u32 *val) +{ + *val = read_register_value(where, size); + return 0; +} + +static int fake_pci_write(struct pci_bus *bus, unsigned int devfn, + int where, int size, u32 val) +{ + u32 start_BAR_addr, end_BAR_addr; + + if (type_header_test_case == PCI_HEADER_TYPE_NORMAL) { + start_BAR_addr = type_0_header[BAR0].offset; + end_BAR_addr = type_0_header[BAR5].offset; + } else { + start_BAR_addr = type_1_header[BAR0].offset; + end_BAR_addr = type_1_header[BAR1].offset; + } + + /* + * When the value 0xFFFFFFFF is written to BAR registers, update the BAR + * register such that it contains that allocated address space for it. + * + * We get this value from 'struct BARS_config[]', which was set before the + * test ran. + */ + if ((where >= start_BAR_addr && where <= end_BAR_addr) + && (val == 0xFFFFFFFF)) { + unsigned int BAR_alloc_size = get_BAR_alloc_size(where); + + set_register(where, BAR_alloc_size, size); + return 0; + } + + set_register(where, val, size); + return 0; +} + +static struct pci_ops fake_pci_ops = { + .read = fake_pci_read, + .write = fake_pci_write, +}; + +static void pci_fake_bus_init(struct kunit *test, struct pci_bus *bus, + struct pci_dev *dev, struct resource *res) +{ + struct pci_host_bridge *bridge; + + bus->ops = &fake_pci_ops; + bus->parent = NULL; + + /* Allocate and initialize a FAKE host bridge, else Kernel Panics */ + bus->bridge = kunit_kzalloc(test, sizeof(struct pci_host_bridge *), + GFP_KERNEL); + KUNIT_ASSERT_TRUE(test, bus->bridge != NULL); + + bridge = to_pci_host_bridge(bus->bridge); + + INIT_LIST_HEAD(&bridge->windows); + + INIT_LIST_HEAD(&bus->node); + INIT_LIST_HEAD(&bus->children); + INIT_LIST_HEAD(&bus->devices); + INIT_LIST_HEAD(&bus->slots); + INIT_LIST_HEAD(&bus->resources); + bus->max_bus_speed = PCI_SPEED_UNKNOWN; + bus->cur_bus_speed = PCI_SPEED_UNKNOWN; + + /* Attach the device to the Fake PCI Bus */ + INIT_LIST_HEAD(&dev->bus_list); + dev->bus = bus; + list_add_tail(&dev->bus_list, &bus->devices); + + /* Initialize the resource */ + res->name = "FAKE CHILD DEVICE"; + res->start = 0xFFFFFFFF; + res->end = 0xFFFFFFFF; +} + +/* + * ----------------------------------------------------------------------- + * Functions for managing test values + * ----------------------------------------------------------------------- + */ + +static void init_test_registers(void) +{ + int i, array_size; + struct config_space_bitfield *type_hdr; + + if (type_header_test_case == PCI_HEADER_TYPE_NORMAL) { + type_hdr = type_0_header; + array_size = ARRAY_SIZE(type_0_header); + } else { + type_hdr = type_1_header; + array_size = ARRAY_SIZE(type_1_header); + } + + for (i = 0; i < array_size; i++, type_hdr++) + set_register(type_hdr->offset, type_hdr->value, type_hdr->size); +} + +static void clear_BAR_test_config(void) +{ + int i, config_BAR; + + if (type_header_test_case == PCI_HEADER_TYPE_NORMAL) { + + /* Clear the registers */ + for (i = 0; i < ARRAY_SIZE(type_0_header); i++) + config_registers[i] = 0; + + /* Clear the values of BAR from the headers */ + for (i = BAR0; i <= BAR5; i++) + type_0_header[i].value = 0; + + /* Clear the BAR configuration */ + for (config_BAR = config_BAR0; config_BAR <= config_BAR5; + config_BAR++) + type_0_BARS_config[config_BAR].allocated_size = 0; + + } else { + /* Clear the registers */ + for (i = 0; i < ARRAY_SIZE(type_1_header); i++) + config_registers[i] = 0; + + /* Clear the values of BAR from the headers */ + for (i = BAR0; i <= BAR1; i++) + type_1_header[i].value = 0; + + /* Clear the BAR configuration */ + for (config_BAR = config_BAR0; config_BAR <= config_BAR1; + config_BAR++) + type_1_BARS_config[config_BAR].allocated_size = 0; + } +} + +/* + * NOTE: How to calculate the allocated address size for the BAR registers + * ----------------------------------------------------------------------- + * + * The updated value of BAR when all 1's are written to it. + * + * The hardware of BAR registers is designed such that, whenever all 1's + * or 0xFFFFFFFF is written to it, it gets updated with the allocated size + * for the device. This value is used by software to figure out the allocated + * device size + * + * To calculate the address size (PCI 3.0 specification section 6.2.5.1): + * 1. Clear the lower four bits to zeros (since they are read only) + * 2. Invert all 32 bits + * 3. Add one to the result + * + * Since we have to simulate what hardware does, For easy reference on how + * to determine what we have to return when all 1's are written to our mock + * method is: + * + * 1. Construct 0xFFFFFFF (Note 7 F's) + * 2. Update the above value such that the last (log2(size in bytes) - 4) + * bits are zero + * 3. Finally to the updated value, append X (where X is the last 4 bit + * value from the BAR register) + * + * For eg: + * Say the BAR0 register has the value 0x4F400008 and the allocated size for + * this device is 4 KiB i.e 4096 bytes. + * + * 1. let val = 0xFFFFFFF + * 2. No: of last bits in val that needs to be zero = log2(4096) - 4 = 8 bits + * Therefore val = 0xFFFFF00 + * 3. The last 4 bits in the BAR0 register is 8 (BAR0 value 0x4F400008). + * i.e X = 8 + * 4. Final value = Append X to val => val = 0xFFFFF008 + * + * This means, the value that needs to be returned when BAR0 in our example is + * written with all 1's is 0xFFFFF008. If you wish to confirm, you can follow + * the method as prescribed in the (PCI 3.0 specification section 6.2.5.1) to + * determine the allocated size from the value 0xFFFFF008 + * + */ + +struct type_0_header_test_data { + u32 BAR0_value; + u32 BAR1_value; + u32 BAR2_value; + u32 BAR3_value; + u32 BAR4_value; + u32 BAR5_value; + + /* + * It is mandatory to know/calculate the allocated size of a BAR register. + * + * Use the approach described in + * (Note: How to calculate the allocated address size for the BAR + * registers) comment above to calculate the allocated_size of + * the BAR register. + */ + u32 BAR0_allocated_size; + u32 BAR1_allocated_size; + u32 BAR2_allocated_size; + u32 BAR3_allocated_size; + u32 BAR4_allocated_size; + u32 BAR5_allocated_size; + + u32 BAR_offset; /* BAR address to read data from */ + + /* + * Values the resource should have with after the call to + * __pci_read_base() + */ + unsigned long res_flags; + resource_size_t expected_res_start; + resource_size_t expected_res_end; + +}; + +struct type_1_header_test_data { + u32 BAR0_value; + u32 BAR1_value; + + u32 BAR0_allocated_size; + u32 BAR1_allocated_size; + + /* BAR address to read data from */ + u32 BAR_offset; + + /* Values the resource should be set up with after __pci_read_base() */ + unsigned long res_flags; + resource_size_t expected_res_start; + resource_size_t expected_res_end; + +}; + +static void set_test_data_type_0_headers( + const struct type_0_header_test_data test_data, struct resource *res) +{ + res->start = 0; + res->end = 0; + res->flags = test_data.res_flags; + + type_0_header[BAR0].value = test_data.BAR0_value; + type_0_header[BAR1].value = test_data.BAR1_value; + type_0_header[BAR2].value = test_data.BAR2_value; + type_0_header[BAR3].value = test_data.BAR3_value; + type_0_header[BAR4].value = test_data.BAR4_value; + type_0_header[BAR5].value = test_data.BAR5_value; + + type_0_BARS_config[config_BAR0].allocated_size = + test_data.BAR0_allocated_size; + + type_0_BARS_config[config_BAR1].allocated_size = + test_data.BAR1_allocated_size; + + type_0_BARS_config[config_BAR2].allocated_size = + test_data.BAR2_allocated_size; + + type_0_BARS_config[config_BAR3].allocated_size = + test_data.BAR3_allocated_size; + + type_0_BARS_config[config_BAR4].allocated_size = + test_data.BAR4_allocated_size; + + type_0_BARS_config[config_BAR5].allocated_size = + test_data.BAR5_allocated_size; + + init_test_registers(); +} + +static void set_test_data_type_1_headers( + const struct type_1_header_test_data test_data, struct resource *res) +{ + res->start = 0; + res->end = 0; + res->flags = test_data.res_flags; + + type_1_header[BAR0].value = test_data.BAR0_value; + type_1_header[BAR1].value = test_data.BAR1_value; + + type_1_BARS_config[config_BAR0].allocated_size = + test_data.BAR0_allocated_size; + + type_1_BARS_config[config_BAR1].allocated_size = + test_data.BAR1_allocated_size; + + init_test_registers(); +} + +/* + * Test __pci_read_base() for type 0 header devices i.e Endpoint devices + * + * Approach 1: + * Test a single value. + * In this method, always make sure to init_test_registers() after setting + * the header values and run clear_BAR_test_config() after the test is run. + * + * Steps for setting up the test case is: + * 1. Create fake PCI BUS, device and resources + * 2. Set the "type_header_test_case" value as PCI_HEADER_TYPE_NORMAL + * 3. Initialize the flags and BAR register values of the resource + * 4. Run the test + */ +static void test_pci_read_base_type_0_hdr_approach_1(struct kunit *test) +{ + + /* Fake PCI devices and resources */ + struct pci_dev *fake_pci_dev; + struct pci_bus *fake_pci_bus; + struct resource *child_dev_res; + + fake_pci_dev = kunit_kzalloc(test, sizeof(*fake_pci_dev), GFP_KERNEL); + KUNIT_ASSERT_TRUE(test, fake_pci_dev != NULL); + + fake_pci_bus = kunit_kzalloc(test, sizeof(*fake_pci_bus), GFP_KERNEL); + KUNIT_ASSERT_TRUE(test, fake_pci_bus != NULL); + + child_dev_res = kunit_kzalloc(test, sizeof(*child_dev_res), GFP_KERNEL); + KUNIT_ASSERT_TRUE(test, child_dev_res != NULL); + + pci_fake_bus_init(test, fake_pci_bus, fake_pci_dev, child_dev_res); + + /* Set the type of header */ + type_header_test_case = PCI_HEADER_TYPE_NORMAL; + + /* Initialize flags and BAR register values of the resource */ + child_dev_res->flags = IORESOURCE_MEM; + type_0_header[BAR2].value = 0x4F400006; + + /* + * Initialize the allocated address size for the BAR register + * + * Use the approach described in + * (Note: How to calculate the allocated address size for the BAR + * registers) comment above to calculate the allocated_size of + * the BAR register will return when all 1's are written to it. + */ + type_0_BARS_config[config_BAR2].allocated_size = 0xfffff006; + + /* Initialize the config_registers with the values set in the test case */ + init_test_registers(); + + __pci_read_base(fake_pci_dev, pci_bar_unknown, child_dev_res, + type_0_header[BAR2].offset); + + KUNIT_EXPECT_EQ(test, 0x4f400000, child_dev_res->start); + KUNIT_EXPECT_EQ(test, 0x4f400fff, child_dev_res->end); + clear_BAR_test_config(); +} + +/* + * Test __pci_read_base() for type 0 header devices i.e Endpoint devices + * + * + * Approach 2: + * Test a series of values + * + * Steps for setting up the test case is: + * 1. Create fake PCI BUS, device and resources + * 2. Set the "type_header_test_case" value as PCI_HEADER_TYPE_NORMAL + * 3. Initialize the flags and BAR register values of the resource + * 4. Run the test + */ +static void test_pci_read_base_type_0_hdr_approach_2(struct kunit *test) +{ + /* + * Values to initialize the resource and the BAR registers + */ + static const struct type_0_header_test_data test_data[] = { + { + .BAR0_value = 0, + .BAR1_value = 0, + .BAR2_value = 0x4F400006, + .BAR3_value = 0, + .BAR4_value = 0, + .BAR5_value = 0, + + /* + * Initialize the allocated address size for the BAR register + * + * Use the approach described in + * (Note: How to calculate the allocated address size for the BAR + * registers) comment above to calculate the allocated_size of + * the BAR register will return when all 1's are written to it. + */ + .BAR0_allocated_size = 0, + .BAR1_allocated_size = 0, + .BAR2_allocated_size = 0xFFFFF006, + .BAR3_allocated_size = 0, + .BAR4_allocated_size = 0, + .BAR5_allocated_size = 0, + + .BAR_offset = PCI_BASE_ADDRESS_2, + + .res_flags = IORESOURCE_MEM, + .expected_res_start = 0x4F400000, + .expected_res_end = 0x4F400FFF, + }, + { + .BAR0_value = 0, + .BAR1_value = 0, + .BAR2_value = 0, + .BAR3_value = 0xAF400006, + .BAR4_value = 0, + .BAR5_value = 0, + + .BAR0_allocated_size = 0, + .BAR1_allocated_size = 0, + .BAR2_allocated_size = 0, + .BAR3_allocated_size = 0xFFFFFF00, + .BAR4_allocated_size = 0, + .BAR5_allocated_size = 0, + + .BAR_offset = PCI_BASE_ADDRESS_3, + + .res_flags = IORESOURCE_MEM, + .expected_res_start = 0xAF400000, + .expected_res_end = 0xAF4000FF, + }, + }; + + int i; + + /* Fake PCI devices and resources */ + struct pci_dev *fake_pci_dev; + struct pci_bus *fake_pci_bus; + struct resource *child_dev_res; + + fake_pci_dev = kunit_kzalloc(test, sizeof(*fake_pci_dev), GFP_KERNEL); + KUNIT_ASSERT_TRUE(test, fake_pci_dev != NULL); + + fake_pci_bus = kunit_kzalloc(test, sizeof(*fake_pci_bus), GFP_KERNEL); + KUNIT_ASSERT_TRUE(test, fake_pci_bus != NULL); + + child_dev_res = kunit_kzalloc(test, sizeof(*child_dev_res), GFP_KERNEL); + KUNIT_ASSERT_TRUE(test, child_dev_res != NULL); + + pci_fake_bus_init(test, fake_pci_bus, fake_pci_dev, child_dev_res); + + /* Set the type of header */ + type_header_test_case = PCI_HEADER_TYPE_NORMAL; + + for (i = 0; i < ARRAY_SIZE(test_data); i++) { + set_test_data_type_0_headers(test_data[i], child_dev_res); + __pci_read_base(fake_pci_dev, pci_bar_unknown, child_dev_res, + test_data[i].BAR_offset); + KUNIT_EXPECT_EQ(test, test_data[i].expected_res_start, + child_dev_res->start); + KUNIT_EXPECT_EQ(test, test_data[i].expected_res_end, + child_dev_res->end); + clear_BAR_test_config(); + } +} + +static void test_pci_read_base_type_1_hdr(struct kunit *test) +{ + /* + * Values to initialize the resource and the BAR registers + */ + static const struct type_1_header_test_data test_data[] = { + { + .BAR0_value = 0xAF400006, + .BAR1_value = 0, + + /* + * Initialize the allocated address size for the BAR register + * + * Use the approach described in + * (Note: How to calculate the allocated address size for the BAR + * registers) comment above to calculate the allocated_size of + * the BAR register will return when all 1's are written to it. + */ + .BAR0_allocated_size = 0xFFFFFF00, + .BAR1_allocated_size = 0, + + .BAR_offset = PCI_BASE_ADDRESS_0, + + .res_flags = IORESOURCE_MEM, + .expected_res_start = 0xAF400000, + .expected_res_end = 0xAF4000FF, + } + }; + + int i; + + /* Fake PCI devices and resources */ + struct pci_dev *fake_pci_dev; + struct pci_bus *fake_pci_bus; + struct resource *child_dev_res; + + fake_pci_dev = kunit_kzalloc(test, sizeof(*fake_pci_dev), GFP_KERNEL); + KUNIT_ASSERT_TRUE(test, fake_pci_dev != NULL); + + fake_pci_bus = kunit_kzalloc(test, sizeof(*fake_pci_bus), GFP_KERNEL); + KUNIT_ASSERT_TRUE(test, fake_pci_bus != NULL); + + child_dev_res = kunit_kzalloc(test, sizeof(*child_dev_res), GFP_KERNEL); + KUNIT_ASSERT_TRUE(test, child_dev_res != NULL); + + pci_fake_bus_init(test, fake_pci_bus, fake_pci_dev, child_dev_res); + + /* Set the type of header */ + type_header_test_case = PCI_HEADER_TYPE_BRIDGE; + + for (i = 0; i < ARRAY_SIZE(test_data); i++) { + set_test_data_type_1_headers(test_data[i], child_dev_res); + __pci_read_base(fake_pci_dev, pci_bar_unknown, child_dev_res, + test_data[i].BAR_offset); + KUNIT_EXPECT_EQ(test, test_data[i].expected_res_start, + child_dev_res->start); + KUNIT_EXPECT_EQ(test, test_data[i].expected_res_end, + child_dev_res->end); + clear_BAR_test_config(); + } +} + +static struct kunit_case pci_read_base_test_cases[] = { + KUNIT_CASE(test_pci_read_base_type_0_hdr_approach_1), + KUNIT_CASE(test_pci_read_base_type_0_hdr_approach_2), + KUNIT_CASE(test_pci_read_base_type_1_hdr), + {} +}; + +static struct kunit_suite pci_read_base_test_suite = { + .name = "__pci_read_base()", + .test_cases = pci_read_base_test_cases, +}; + +kunit_test_suites(&pci_read_base_test_suite); -- 2.25.1