Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id 2C748C433EF for ; Tue, 23 Nov 2021 18:14:06 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S239718AbhKWSRN (ORCPT ); Tue, 23 Nov 2021 13:17:13 -0500 Received: from mo4-p04-ob.smtp.rzone.de ([81.169.146.177]:24459 "EHLO mo4-p04-ob.smtp.rzone.de" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234236AbhKWSRM (ORCPT ); Tue, 23 Nov 2021 13:17:12 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; t=1637691235; s=strato-dkim-0002; d=goldelico.com; h=To:References:Message-Id:Cc:Date:In-Reply-To:From:Subject:Cc:Date: From:Subject:Sender; bh=HeiOR03bEL+aqc8VCmP9Rt4nAdI3icpd6PkXnQzeAFU=; b=IJ+Muc6/w4bH/OkHQQH0zSWQuo2KGn+mS2k6jgVtZTjHqq9wI6cSQNMwGoLE6ItBUa f5GCVkNCZSFz3m6fitiOnfwP6bObCryArjVvLIiv5xBNzo0VBUKFrfcRcrjBXEOtG121 pkd4STmSU/wrE7kVhYP/1IJCRkVzSLq2nOVBkqlt2GOtsaoALbRdht5MlKiFIoGI8uKX MvrYxbMnBUm+uzNb0FLkm+Z1q4HOXeshRHmpkc1D2Vn2kJ/NG3rFneEhCFKn2EB25pOW r1Sy46OPIRDhUd4Bjl3rpmetGI1l48ufEwDB9lMVmNcCurmjUNYvBev/A6AoZGkpUDxy OTyw== Authentication-Results: strato.com; dkim=none X-RZG-AUTH: ":JGIXVUS7cutRB/49FwqZ7WcJeFKiMgPgp8VKxflSZ1P34KBj4Qpw9iZeHWElw43u3mM=" X-RZG-CLASS-ID: mo00 Received: from imac.fritz.box by smtp.strato.de (RZmta 47.34.6 DYNA|AUTH) with ESMTPSA id g09b5fxANIDs7mV (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (curve X9_62_prime256v1 with 256 ECDH bits, eq. 3072 bits RSA)) (Client did not present a certificate); Tue, 23 Nov 2021 19:13:54 +0100 (CET) Content-Type: text/plain; charset=utf-8 Mime-Version: 1.0 (Mac OS X Mail 12.4 \(3445.104.21\)) Subject: Re: [PATCH v7 2/8] drm/ingenic: Add support for JZ4780 and HDMI output From: "H. Nikolaus Schaller" In-Reply-To: Date: Tue, 23 Nov 2021 19:13:53 +0100 Cc: Rob Herring , Mark Rutland , Thomas Bogendoerfer , Geert Uytterhoeven , Kees Cook , "Eric W. Biederman" , Miquel Raynal , David Airlie , Daniel Vetter , Neil Armstrong , Robert Foss , Laurent Pinchart , Jernej Skrabec , Ezequiel Garcia , Harry Wentland , Sam Ravnborg , Maxime Ripard , Hans Verkuil , Liam Girdwood , Mark Brown , Paul Boddie , devicetree@vger.kernel.org, linux-mips@vger.kernel.org, linux-kernel@vger.kernel.org, letux-kernel@openphoenux.org, Jonas Karlman , dri-devel@lists.freedesktop.org Content-Transfer-Encoding: quoted-printable Message-Id: <8F4C935E-7A08-47C9-91A1-9AC4E123BA40@goldelico.com> References: To: Paul Cercueil X-Mailer: Apple Mail (2.3445.104.21) Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org > Am 23.11.2021 um 19:06 schrieb Paul Cercueil : >=20 > Hi Nikolaus, >=20 > Le mar., nov. 23 2021 at 18:46:17 +0100, H. Nikolaus Schaller = a =C3=A9crit : >> From: Paul Boddie >> Add support for the LCD controller present on JZ4780 SoCs. >> This SoC uses 8-byte descriptors which extend the current >> 4-byte descriptors used for other Ingenic SoCs. >> Tested on MIPS Creator CI20 board. >> Signed-off-by: Paul Boddie >> Signed-off-by: Ezequiel Garcia >> Signed-off-by: H. Nikolaus Schaller >> --- >> drivers/gpu/drm/ingenic/ingenic-drm-drv.c | 55 = ++++++++++++++++++++++- >> drivers/gpu/drm/ingenic/ingenic-drm.h | 38 ++++++++++++++++ >> 2 files changed, 92 insertions(+), 1 deletion(-) >> diff --git a/drivers/gpu/drm/ingenic/ingenic-drm-drv.c = b/drivers/gpu/drm/ingenic/ingenic-drm-drv.c >> index 0bb590c3910d9..5ff97a4bbcfe5 100644 >> --- a/drivers/gpu/drm/ingenic/ingenic-drm-drv.c >> +++ b/drivers/gpu/drm/ingenic/ingenic-drm-drv.c >> @@ -6,6 +6,7 @@ >> #include "ingenic-drm.h" >> +#include >> #include >> #include >> #include >> @@ -49,6 +50,11 @@ struct ingenic_dma_hwdesc { >> u32 addr; >> u32 id; >> u32 cmd; >> + /* extended hw descriptor for jz4780 */ >> + u32 offsize; >> + u32 pagewidth; >> + u32 cpos; >> + u32 dessize; >> } __aligned(16); >> struct ingenic_dma_hwdescs { >> @@ -60,6 +66,7 @@ struct jz_soc_info { >> bool needs_dev_clk; >> bool has_osd; >> bool map_noncoherent; >> + bool use_extended_hwdesc; >> unsigned int max_width, max_height; >> const u32 *formats_f0, *formats_f1; >> unsigned int num_formats_f0, num_formats_f1; >> @@ -446,6 +453,9 @@ static int ingenic_drm_plane_atomic_check(struct = drm_plane *plane, >> if (!crtc) >> return 0; >> + if (plane =3D=3D &priv->f0) >> + return -EINVAL; >> + >> crtc_state =3D drm_atomic_get_existing_crtc_state(state, >> crtc); >> if (WARN_ON(!crtc_state)) >> @@ -662,6 +672,33 @@ static void = ingenic_drm_plane_atomic_update(struct drm_plane *plane, >> hwdesc->cmd =3D JZ_LCD_CMD_EOF_IRQ | (width * height * = cpp / 4); >> hwdesc->next =3D dma_hwdesc_addr(priv, next_id); >> + if (priv->soc_info->use_extended_hwdesc) { >> + hwdesc->cmd |=3D JZ_LCD_CMD_FRM_ENABLE; >> + >> + /* Extended 8-byte descriptor */ >> + hwdesc->cpos =3D 0; >> + hwdesc->offsize =3D 0; >> + hwdesc->pagewidth =3D 0; >> + >> + switch (newstate->fb->format->format) { >> + case DRM_FORMAT_XRGB1555: >> + hwdesc->cpos |=3D JZ_LCD_CPOS_RGB555; >> + fallthrough; >> + case DRM_FORMAT_RGB565: >> + hwdesc->cpos |=3D JZ_LCD_CPOS_BPP_15_16; >> + break; >> + case DRM_FORMAT_XRGB8888: >> + hwdesc->cpos |=3D JZ_LCD_CPOS_BPP_18_24; >> + break; >> + } >> + hwdesc->cpos |=3D (JZ_LCD_CPOS_COEFFICIENT_1 << >> + = JZ_LCD_CPOS_COEFFICIENT_OFFSET); >> + hwdesc->dessize =3D >> + (0xff << JZ_LCD_DESSIZE_ALPHA_OFFSET) | >> + FIELD_PREP(JZ_LCD_DESSIZE_HEIGHT_MASK, = height - 1) | >> + FIELD_PREP(JZ_LCD_DESSIZE_WIDTH_MASK, = width - 1); >> + } >> + >> if (drm_atomic_crtc_needs_modeset(crtc_state)) { >> fourcc =3D newstate->fb->format->format; >> @@ -693,6 +730,9 @@ static void = ingenic_drm_encoder_atomic_mode_set(struct drm_encoder *encoder, >> | JZ_LCD_CFG_SPL_DISABLE | JZ_LCD_CFG_REV_DISABLE; >> } >> + if (priv->soc_info->use_extended_hwdesc) >> + cfg |=3D JZ_LCD_CFG_DESCRIPTOR_8; >> + >> if (mode->flags & DRM_MODE_FLAG_NHSYNC) >> cfg |=3D JZ_LCD_CFG_HSYNC_ACTIVE_LOW; >> if (mode->flags & DRM_MODE_FLAG_NVSYNC) >> @@ -1064,7 +1104,7 @@ static int ingenic_drm_bind(struct device *dev, = bool has_components) >> } >> regmap_config =3D ingenic_drm_regmap_config; >> - regmap_config.max_register =3D res->end - res->start; >> + regmap_config.max_register =3D res->end - res->start - 4; >=20 > I think this is wrong :) Oops, that is a side-effect of my patch series editing tool. It sometimes reverts changes of a previous commit if both affect the same file. Sorry for that and I should fix it... I'll send v8.=20 BR and thanks, Nikolaus >=20 > Cheers, > -Paul >=20 >> priv->map =3D devm_regmap_init_mmio(dev, base, >> ®map_config); >> if (IS_ERR(priv->map)) { >> @@ -1468,10 +1508,23 @@ static const struct jz_soc_info = jz4770_soc_info =3D { >> .num_formats_f0 =3D ARRAY_SIZE(jz4770_formats_f0), >> }; >> +static const struct jz_soc_info jz4780_soc_info =3D { >> + .needs_dev_clk =3D true, >> + .has_osd =3D true, >> + .use_extended_hwdesc =3D true, >> + .max_width =3D 4096, >> + .max_height =3D 2048, >> + .formats_f1 =3D jz4770_formats_f1, >> + .num_formats_f1 =3D ARRAY_SIZE(jz4770_formats_f1), >> + .formats_f0 =3D jz4770_formats_f0, >> + .num_formats_f0 =3D ARRAY_SIZE(jz4770_formats_f0), >> +}; >> + >> static const struct of_device_id ingenic_drm_of_match[] =3D { >> { .compatible =3D "ingenic,jz4740-lcd", .data =3D = &jz4740_soc_info }, >> { .compatible =3D "ingenic,jz4725b-lcd", .data =3D = &jz4725b_soc_info }, >> { .compatible =3D "ingenic,jz4770-lcd", .data =3D = &jz4770_soc_info }, >> + { .compatible =3D "ingenic,jz4780-lcd", .data =3D = &jz4780_soc_info }, >> { /* sentinel */ }, >> }; >> MODULE_DEVICE_TABLE(of, ingenic_drm_of_match); >> diff --git a/drivers/gpu/drm/ingenic/ingenic-drm.h = b/drivers/gpu/drm/ingenic/ingenic-drm.h >> index 22654ac1dde1c..cb1d09b625881 100644 >> --- a/drivers/gpu/drm/ingenic/ingenic-drm.h >> +++ b/drivers/gpu/drm/ingenic/ingenic-drm.h >> @@ -44,8 +44,11 @@ >> #define JZ_REG_LCD_XYP1 0x124 >> #define JZ_REG_LCD_SIZE0 0x128 >> #define JZ_REG_LCD_SIZE1 0x12c >> +#define JZ_REG_LCD_PCFG 0x2c0 >> #define JZ_LCD_CFG_SLCD BIT(31) >> +#define JZ_LCD_CFG_DESCRIPTOR_8 BIT(28) >> +#define JZ_LCD_CFG_RECOVER_FIFO_UNDERRUN BIT(25) >> #define JZ_LCD_CFG_PS_DISABLE BIT(23) >> #define JZ_LCD_CFG_CLS_DISABLE BIT(22) >> #define JZ_LCD_CFG_SPL_DISABLE BIT(21) >> @@ -63,6 +66,7 @@ >> #define JZ_LCD_CFG_DE_ACTIVE_LOW BIT(9) >> #define JZ_LCD_CFG_VSYNC_ACTIVE_LOW BIT(8) >> #define JZ_LCD_CFG_18_BIT BIT(7) >> +#define JZ_LCD_CFG_24_BIT BIT(6) >> #define JZ_LCD_CFG_PDW (BIT(5) | = BIT(4)) >> #define JZ_LCD_CFG_MODE_GENERIC_16BIT 0 >> @@ -132,6 +136,7 @@ >> #define JZ_LCD_CMD_SOF_IRQ BIT(31) >> #define JZ_LCD_CMD_EOF_IRQ BIT(30) >> #define JZ_LCD_CMD_ENABLE_PAL BIT(28) >> +#define JZ_LCD_CMD_FRM_ENABLE BIT(26) >> #define JZ_LCD_SYNC_MASK 0x3ff >> @@ -153,6 +158,7 @@ >> #define JZ_LCD_RGBC_EVEN_BGR (0x5 << 0) >> #define JZ_LCD_OSDC_OSDEN BIT(0) >> +#define JZ_LCD_OSDC_ALPHAEN BIT(2) >> #define JZ_LCD_OSDC_F0EN BIT(3) >> #define JZ_LCD_OSDC_F1EN BIT(4) >> @@ -176,6 +182,38 @@ >> #define JZ_LCD_SIZE01_WIDTH_LSB 0 >> #define JZ_LCD_SIZE01_HEIGHT_LSB 16 >> +#define JZ_LCD_DESSIZE_ALPHA_OFFSET 24 >> +#define JZ_LCD_DESSIZE_HEIGHT_MASK GENMASK(23, 12) >> +#define JZ_LCD_DESSIZE_WIDTH_MASK GENMASK(11, 0) >> + >> +#define JZ_LCD_CPOS_BPP_15_16 (4 << 27) >> +#define JZ_LCD_CPOS_BPP_18_24 (5 << 27) >> +#define JZ_LCD_CPOS_BPP_30 (7 << 27) >> +#define JZ_LCD_CPOS_RGB555 BIT(30) >> +#define JZ_LCD_CPOS_PREMULTIPLY_LCD BIT(26) >> +#define JZ_LCD_CPOS_COEFFICIENT_OFFSET 24 >> +#define JZ_LCD_CPOS_COEFFICIENT_0 0 >> +#define JZ_LCD_CPOS_COEFFICIENT_1 1 >> +#define JZ_LCD_CPOS_COEFFICIENT_ALPHA1 2 >> +#define JZ_LCD_CPOS_COEFFICIENT_1_ALPHA1 3 >> + >> +#define JZ_LCD_RGBC_RGB_PADDING BIT(15) >> +#define JZ_LCD_RGBC_RGB_PADDING_FIRST BIT(14) >> +#define JZ_LCD_RGBC_422 BIT(8) >> +#define JZ_LCD_RGBC_RGB_FORMAT_ENABLE BIT(7) >> + >> +#define JZ_LCD_PCFG_PRI_MODE BIT(31) >> +#define JZ_LCD_PCFG_HP_BST_4 (0 << 28) >> +#define JZ_LCD_PCFG_HP_BST_8 (1 << 28) >> +#define JZ_LCD_PCFG_HP_BST_16 (2 << 28) >> +#define JZ_LCD_PCFG_HP_BST_32 (3 << 28) >> +#define JZ_LCD_PCFG_HP_BST_64 (4 << 28) >> +#define JZ_LCD_PCFG_HP_BST_16_CONT (5 << 28) >> +#define JZ_LCD_PCFG_HP_BST_DISABLE (7 << 28) >> +#define JZ_LCD_PCFG_THRESHOLD2_OFFSET 18 >> +#define JZ_LCD_PCFG_THRESHOLD1_OFFSET 9 >> +#define JZ_LCD_PCFG_THRESHOLD0_OFFSET 0 >> + >> struct device; >> struct drm_plane; >> struct drm_plane_state; >> -- >> 2.33.0