Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id A1D69C433EF for ; Tue, 30 Nov 2021 08:05:40 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S239438AbhK3II4 (ORCPT ); Tue, 30 Nov 2021 03:08:56 -0500 Received: from us-smtp-delivery-124.mimecast.com ([170.10.129.124]:44862 "EHLO us-smtp-delivery-124.mimecast.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S239430AbhK3IIy (ORCPT ); Tue, 30 Nov 2021 03:08:54 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=redhat.com; s=mimecast20190719; t=1638259535; h=from:from:reply-to:subject:subject:date:date:message-id:message-id: to:to:cc:cc:mime-version:mime-version:content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=lpKsajL2rAdqP1S5lo61cmSB7/97AzgWyzs3V8WwZFs=; b=SgAP0EVbtdpiuCkKg/aNN3ZTd55EsI/mXuCX/dk5majDLZ1V/IDd6IWYYMGHeLra6y6zmB Mx9KG5dN2GC1pDDcNuUNhPOKqRGVHUsGFxukQ7qBleSooVnhZI4aNW4+oRKl4X4oHP5mp3 fLEp4/F50UhA+049v04ETCHsihtIoEA= Received: from mimecast-mx01.redhat.com (mimecast-mx01.redhat.com [209.132.183.4]) by relay.mimecast.com with ESMTP with STARTTLS (version=TLSv1.2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id us-mta-209-Gl3knl_qNzSokHnAp1G4FA-1; Tue, 30 Nov 2021 03:05:29 -0500 X-MC-Unique: Gl3knl_qNzSokHnAp1G4FA-1 Received: from smtp.corp.redhat.com (int-mx02.intmail.prod.int.phx2.redhat.com [10.5.11.12]) (using TLSv1.2 with cipher AECDH-AES256-SHA (256/256 bits)) (No client certificate requested) by mimecast-mx01.redhat.com (Postfix) with ESMTPS id 6165D100CC84; Tue, 30 Nov 2021 08:05:28 +0000 (UTC) Received: from starship (unknown [10.40.192.24]) by smtp.corp.redhat.com (Postfix) with ESMTP id 98FC760C81; Tue, 30 Nov 2021 08:05:26 +0000 (UTC) Message-ID: <7632bb4fcc3e6c0e7b610f4c4c310fad19822e94.camel@redhat.com> Subject: Re: [PATCH 4/4] KVM: x86: Use a stable condition around all VT-d PI paths From: Maxim Levitsky To: Paolo Bonzini , linux-kernel@vger.kernel.org, kvm@vger.kernel.org Cc: seanjc@google.com, stable@vger.kernel.org Date: Tue, 30 Nov 2021 10:05:25 +0200 In-Reply-To: <20211123004311.2954158-5-pbonzini@redhat.com> References: <20211123004311.2954158-1-pbonzini@redhat.com> <20211123004311.2954158-5-pbonzini@redhat.com> Content-Type: text/plain; charset="UTF-8" User-Agent: Evolution 3.36.5 (3.36.5-2.fc32) MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Scanned-By: MIMEDefang 2.79 on 10.5.11.12 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Mon, 2021-11-22 at 19:43 -0500, Paolo Bonzini wrote: > Currently, checks for whether VT-d PI can be used refer to the current > status of the feature in the current vCPU; or they more or less pick > vCPU 0 in case a specific vCPU is not available. > > However, these checks do not attempt to synchronize with changes to > the IRTE. In particular, there is no path that updates the IRTE when > APICv is re-activated on vCPU 0; and there is no path to wakeup a CPU > that has APICv disabled, if the wakeup occurs because of an IRTE > that points to a posted interrupt. > > To fix this, always go through the VT-d PI path as long as there are > assigned devices and APICv is available on both the host and the VM side. > Since the relevant condition was copied over three times, take the hint > and factor it into a separate function. > > Suggested-by: Sean Christopherson > Cc: stable@vger.kernel.org > Reviewed-by: Sean Christopherson > Signed-off-by: Paolo Bonzini > --- > arch/x86/kvm/vmx/posted_intr.c | 20 +++++++++++--------- > 1 file changed, 11 insertions(+), 9 deletions(-) > > diff --git a/arch/x86/kvm/vmx/posted_intr.c b/arch/x86/kvm/vmx/posted_intr.c > index 5f81ef092bd4..1c94783b5a54 100644 > --- a/arch/x86/kvm/vmx/posted_intr.c > +++ b/arch/x86/kvm/vmx/posted_intr.c > @@ -5,6 +5,7 @@ > #include > > #include "lapic.h" > +#include "irq.h" > #include "posted_intr.h" > #include "trace.h" > #include "vmx.h" > @@ -77,13 +78,18 @@ void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu) > pi_set_on(pi_desc); > } > > +static bool vmx_can_use_vtd_pi(struct kvm *kvm) > +{ > + return irqchip_in_kernel(kvm) && enable_apicv && > + kvm_arch_has_assigned_device(kvm) && > + irq_remapping_cap(IRQ_POSTING_CAP); > +} > + > void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu) > { > struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu); > > - if (!kvm_arch_has_assigned_device(vcpu->kvm) || > - !irq_remapping_cap(IRQ_POSTING_CAP) || > - !kvm_vcpu_apicv_active(vcpu)) > + if (!vmx_can_use_vtd_pi(vcpu->kvm)) > return; > > /* Set SN when the vCPU is preempted */ > @@ -141,9 +147,7 @@ int pi_pre_block(struct kvm_vcpu *vcpu) > struct pi_desc old, new; > struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu); > > - if (!kvm_arch_has_assigned_device(vcpu->kvm) || > - !irq_remapping_cap(IRQ_POSTING_CAP) || > - !kvm_vcpu_apicv_active(vcpu)) > + if (!vmx_can_use_vtd_pi(vcpu->kvm)) > return 0; > > WARN_ON(irqs_disabled()); > @@ -270,9 +274,7 @@ int pi_update_irte(struct kvm *kvm, unsigned int host_irq, uint32_t guest_irq, > struct vcpu_data vcpu_info; > int idx, ret = 0; > > - if (!kvm_arch_has_assigned_device(kvm) || > - !irq_remapping_cap(IRQ_POSTING_CAP) || > - !kvm_vcpu_apicv_active(kvm->vcpus[0])) > + if (!vmx_can_use_vtd_pi(kvm)) > return 0; > > idx = srcu_read_lock(&kvm->irq_srcu); Reviewed-by: Maxim Levitsky Best regards, Maxim Levitsky