Received: by 2002:a05:6a10:af89:0:0:0:0 with SMTP id iu9csp3983822pxb; Tue, 25 Jan 2022 00:39:51 -0800 (PST) X-Google-Smtp-Source: ABdhPJxw/fH9Hj/0INCvkH8L5JgvfoNnFt2aY1uzlPxs9ShnQtBLV5KiKg3yNqBlgf19aO/sOaW0 X-Received: by 2002:a05:6402:289e:: with SMTP id eg30mr19384249edb.224.1643099991638; Tue, 25 Jan 2022 00:39:51 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1643099991; cv=none; d=google.com; s=arc-20160816; b=oyb9BqArrC7cY6QzqvmmhrFAIl+BafbfSZzWjWPc8jQeDoV4HwwzvOQGMCYj5iZjwe YUKkaT9ksIl/dlOMIFFb3NMVwH13Xbb13vGM8ZuXonFtonh5h/TWz0mJcRq2c7DsKr5s sy+RFNBup+1Dlt+ik88FSvmF6WXzC0twgm6oPVt3d/YwPXQlCc40X8quVjg++l1eQHQT kCq1wJhnuHMUQXkEU68D3rGlgrKE6eaUiDjrQVATokUL6usE01QRQgclTe6LJVB2ACvT uEJVrjDt/PM/KU8lD/U0lmbtd8QPLgeiw0PvntbgAxPWZTkF2mc512FN7z4VOgfmYnxI Eivw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=waMdAs5TyzUPWcUurwbAxJWjCFtw/1QlNjFlgkN/z9o=; b=NEtI/4btoBejjDnm+gEQEmfP/UQGPElK33pHWKG/fEOTMmwnRHBRitdA1KuhbKuTPj 4BllZ00nRlkHeH7F6mXYJCrd8DSVijBj/fv6NLIj708XkIp4mEifr53Y5YYldXYYjdMb aaOUxOm3Y1FTOPCcj/kA6Ntt+2UPPgfm6jNEQuvGpruI/MNfp85x/S2Bby5A576QuQYP pnZUwKlGx8qqtZckLIZsaaOWmdTPcinJoKYrIq05ONhrW6i4YsM5jAHZW3mkTnI60n/m 58ZsfS9+0Muaev7aLyF9jNqdCGffq3vz67t7nUIhrq6Dz7gNDbZVR9SXRDVPUuxoLlMo 0Y0g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id 11si1195446eje.377.2022.01.25.00.39.26; Tue, 25 Jan 2022 00:39:51 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S3416051AbiAYDBK (ORCPT + 99 others); Mon, 24 Jan 2022 22:01:10 -0500 Received: from mailgw01.mediatek.com ([60.244.123.138]:48280 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S3415290AbiAYBir (ORCPT ); Mon, 24 Jan 2022 20:38:47 -0500 X-UUID: f16e4a9bb0554f468f7997ea51b59458-20220125 X-UUID: f16e4a9bb0554f468f7997ea51b59458-20220125 Received: from mtkexhb02.mediatek.inc [(172.21.101.103)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 1449570635; Tue, 25 Jan 2022 09:23:33 +0800 Received: from mtkcas11.mediatek.inc (172.21.101.40) by mtkmbs10n1.mediatek.inc (172.21.101.34) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384) id 15.2.792.15; Tue, 25 Jan 2022 09:23:33 +0800 Received: from localhost.localdomain (10.17.3.154) by mtkcas11.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Tue, 25 Jan 2022 09:23:32 +0800 From: Leilk Liu To: Mark Brown , Rob Herring CC: Matthias Brugger , , , , , , Leilk Liu Subject: [PATCH V4 1/3] dt-bindings: spi: Convert spi-slave-mt27xx to json-schema Date: Tue, 25 Jan 2022 09:23:28 +0800 Message-ID: <20220125012330.13449-2-leilk.liu@mediatek.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20220125012330.13449-1-leilk.liu@mediatek.com> References: <20220125012330.13449-1-leilk.liu@mediatek.com> MIME-Version: 1.0 Content-Transfer-Encoding: 7BIT Content-Type: text/plain; charset=US-ASCII X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Convert Mediatek ARM SOC's SPI Slave controller binding to json-schema format. Signed-off-by: Leilk Liu --- .../spi/mediatek,spi-slave-mt27xx.yaml | 58 +++++++++++++++++++ .../bindings/spi/spi-slave-mt27xx.txt | 33 ----------- 2 files changed, 58 insertions(+), 33 deletions(-) create mode 100644 Documentation/devicetree/bindings/spi/mediatek,spi-slave-mt27xx.yaml delete mode 100644 Documentation/devicetree/bindings/spi/spi-slave-mt27xx.txt diff --git a/Documentation/devicetree/bindings/spi/mediatek,spi-slave-mt27xx.yaml b/Documentation/devicetree/bindings/spi/mediatek,spi-slave-mt27xx.yaml new file mode 100644 index 000000000000..7977799a8ee1 --- /dev/null +++ b/Documentation/devicetree/bindings/spi/mediatek,spi-slave-mt27xx.yaml @@ -0,0 +1,58 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/spi/mediatek,spi-slave-mt27xx.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: SPI Slave controller for MediaTek ARM SoCs + +maintainers: + - Leilk Liu + +allOf: + - $ref: "/schemas/spi/spi-controller.yaml#" + +properties: + compatible: + enum: + - mediatek,mt2712-spi-slave + - mediatek,mt8195-spi-slave + + reg: + maxItems: 1 + + interrupts: + maxItems: 1 + + clocks: + maxItems: 1 + + clock-names: + items: + - const: spi + +required: + - compatible + - reg + - interrupts + - clocks + - clock-names + +unevaluatedProperties: false + +examples: + - | + #include + #include + #include + #include + + spi@10013000 { + compatible = "mediatek,mt2712-spi-slave"; + reg = <0x10013000 0x100>; + interrupts = ; + clocks = <&infracfg CLK_INFRA_AO_SPI1>; + clock-names = "spi"; + assigned-clocks = <&topckgen CLK_TOP_SPISLV_SEL>; + assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL1_D2>; + }; diff --git a/Documentation/devicetree/bindings/spi/spi-slave-mt27xx.txt b/Documentation/devicetree/bindings/spi/spi-slave-mt27xx.txt deleted file mode 100644 index 9192724540fd..000000000000 --- a/Documentation/devicetree/bindings/spi/spi-slave-mt27xx.txt +++ /dev/null @@ -1,33 +0,0 @@ -Binding for MTK SPI Slave controller - -Required properties: -- compatible: should be one of the following. - - mediatek,mt2712-spi-slave: for mt2712 platforms - - mediatek,mt8195-spi-slave: for mt8195 platforms -- reg: Address and length of the register set for the device. -- interrupts: Should contain spi interrupt. -- clocks: phandles to input clocks. - It's clock gate, and should be <&infracfg CLK_INFRA_AO_SPI1>. -- clock-names: should be "spi" for the clock gate. - -Optional properties: -- assigned-clocks: it's mux clock, should be <&topckgen CLK_TOP_SPISLV_SEL>. -- assigned-clock-parents: parent of mux clock. - It's PLL, and should be one of the following. - - <&topckgen CLK_TOP_UNIVPLL1_D2>: specify parent clock 312MHZ. - It's the default one. - - <&topckgen CLK_TOP_UNIVPLL1_D4>: specify parent clock 156MHZ. - - <&topckgen CLK_TOP_UNIVPLL2_D4>: specify parent clock 104MHZ. - - <&topckgen CLK_TOP_UNIVPLL1_D8>: specify parent clock 78MHZ. - -Example: -- SoC Specific Portion: -spis1: spi@10013000 { - compatible = "mediatek,mt2712-spi-slave"; - reg = <0 0x10013000 0 0x100>; - interrupts = ; - clocks = <&infracfg CLK_INFRA_AO_SPI1>; - clock-names = "spi"; - assigned-clocks = <&topckgen CLK_TOP_SPISLV_SEL>; - assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL1_D2>; -}; -- 2.25.1