Received: by 2002:a05:6a10:af89:0:0:0:0 with SMTP id iu9csp4918533pxb; Wed, 26 Jan 2022 00:10:56 -0800 (PST) X-Google-Smtp-Source: ABdhPJzTZ0MA7TRDOAVgpFZR1HHgq2Ktbj+3Ms4IyPBBOelmMhJ1RI1dT316liGXiHug6Z3sRYNa X-Received: by 2002:a62:79c7:0:b0:4c7:f17e:3ad8 with SMTP id u190-20020a6279c7000000b004c7f17e3ad8mr16903823pfc.21.1643184656265; Wed, 26 Jan 2022 00:10:56 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1643184656; cv=none; d=google.com; s=arc-20160816; b=nRev5TFzYe0b5Ye5KouraQSw6XuynxsVWkyot7yjQ8z6oUxS3SQMYaWXtYZ/NGXvSw KZ89o8KSssUn5Xoq7f2NxI2Tdd+T0b9lX5t3RlzSTSdVH1wht1A8Mz7aFe1mIaYdSNlg n4cF/qV2b8clgz93Ydjb3hP5tduHbmdpmVydo1AP5OgWEBnphw5vdPULiYl5Bvdmr8dq odoI9M7BMVVOzhpAIZldTby86kA7fo05X8nhFleC9f2lRy5Vc6iRXBNNzisJ222OW9Rr nJrT5Gm34Fsd9kX7n6e2KE+N8d+T+/4i+O2tZmFtjpBJwKOH43imzTcr8Um8PmPOcT6B wTDQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=eaFQS7DX/c4gyzk10pyqze/m+I+C8kV2GBnwkda0lCY=; b=reCILNoRw/fMnWCtt+NA92PWbTWlNaCjJrdz3Qy5fWonZ3ox0PFLyLhMRfGQlerMYu hKQWKlMZlhZRop1UcoLddzWdYkWM4h+88JE88MoLWPgDfSrb+ru5g1HYp8Mi95S+laBv Ns5fx0MDFB3MhbP6VW/TFzy7R2QcTjkInHrg56YVb3hj2b0lPpYpicASt9/36xje9L7o rGBYXcNVJbF84rjwd+H2usMET8JfGFxxQuP3F+ypiPf7H/YdTZtZ2Z4Tvir82l6YgsGV 3W7S0M0VmG1sv5YV+A1G7wboo+eIxEaoslQsF0TzdfIV2hBPRg+waV3bSE78w7YVRXs9 S1MA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@collabora.com header.s=mail header.b=F1XGVUcI; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=collabora.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id rm4si2591841pjb.11.2022.01.26.00.10.44; Wed, 26 Jan 2022 00:10:56 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@collabora.com header.s=mail header.b=F1XGVUcI; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=collabora.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230426AbiAYThO (ORCPT + 99 others); Tue, 25 Jan 2022 14:37:14 -0500 Received: from bhuna.collabora.co.uk ([46.235.227.227]:59108 "EHLO bhuna.collabora.co.uk" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230268AbiAYTgA (ORCPT ); Tue, 25 Jan 2022 14:36:00 -0500 Received: from [127.0.0.1] (localhost [127.0.0.1]) (Authenticated sender: bbeckett) with ESMTPSA id 90CB31F4455B DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1643139354; bh=qJBTRmyi9jDfM31GVctlUir6LnB5ZIPa2X5lbTLEuQg=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=F1XGVUcI2MB5+VOYnvhezS+NlLPKe8lzJrJYt+LnX0vWtNoDORGpPehZx8/MrmlIE Szt7vxtBAcx7xI4YxSn5v5mQdhp5A4m9KSdTaJOv6dZBWDqeT+cXyaGnVKY+08jplZ 9nPPa3eC9wmS5Y+XRNVugw+xs8FTlWeC0T+7/2kLEPuKBdL+k/2tQdhuIk1zwVRaqY DuJtOCPAqfNXe68AwoArLSAjbg1n2UowwdOGy5w/EA8rsuU0uPtlP2H7gYmviCZxz4 wMrH+Qn1nl0gM3y0LZAk3JKS24pXEKtB7OrqQbJCrzfZsSrkSfCvpWqCTZ9C6/e/2b TCPR/aA2W293Q== From: Robert Beckett To: Jani Nikula , Joonas Lahtinen , Rodrigo Vivi , Tvrtko Ursulin , David Airlie , Daniel Vetter Cc: Robert Beckett , kernel test robot , intel-gfx@lists.freedesktop.org, dri-devel@lists.freedesktop.org, linux-kernel@vger.kernel.org Subject: [PATCH v5 4/5] drm/i915: add gtt misalignment test Date: Tue, 25 Jan 2022 19:35:29 +0000 Message-Id: <20220125193530.3272386-5-bob.beckett@collabora.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20220125193530.3272386-1-bob.beckett@collabora.com> References: <20220125193530.3272386-1-bob.beckett@collabora.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org add test to check handling of misaligned offsets and sizes v4: * remove spurious blank lines * explicitly cast intel_region_id to intel_memory_type in misaligned_pin Reported-by: kernel test robot Signed-off-by: Robert Beckett --- drivers/gpu/drm/i915/selftests/i915_gem_gtt.c | 128 ++++++++++++++++++ 1 file changed, 128 insertions(+) diff --git a/drivers/gpu/drm/i915/selftests/i915_gem_gtt.c b/drivers/gpu/drm/i915/selftests/i915_gem_gtt.c index b80788a2b7f9..f082b5ff3b5e 100644 --- a/drivers/gpu/drm/i915/selftests/i915_gem_gtt.c +++ b/drivers/gpu/drm/i915/selftests/i915_gem_gtt.c @@ -22,10 +22,12 @@ * */ +#include "gt/intel_gtt.h" #include #include #include "gem/i915_gem_context.h" +#include "gem/i915_gem_region.h" #include "gem/selftests/mock_context.h" #include "gt/intel_context.h" #include "gt/intel_gpu_commands.h" @@ -1067,6 +1069,120 @@ static int shrink_boom(struct i915_address_space *vm, return err; } +static int misaligned_case(struct i915_address_space *vm, struct intel_memory_region *mr, + u64 addr, u64 size, unsigned long flags) +{ + struct drm_i915_gem_object *obj; + struct i915_vma *vma; + int err = 0; + u64 expected_vma_size, expected_node_size; + + obj = i915_gem_object_create_region(mr, size, 0, 0); + if (IS_ERR(obj)) + return PTR_ERR(obj); + + vma = i915_vma_instance(obj, vm, NULL); + if (IS_ERR(vma)) { + err = PTR_ERR(vma); + goto err_put; + } + + err = i915_vma_pin(vma, 0, 0, addr | flags); + if (err) + goto err_put; + i915_vma_unpin(vma); + + if (!drm_mm_node_allocated(&vma->node)) { + err = -EINVAL; + goto err_put; + } + + if (i915_vma_misplaced(vma, 0, 0, addr | flags)) { + err = -EINVAL; + goto err_put; + } + + expected_vma_size = round_up(size, 1 << (ffs(vma->resource->page_sizes_gtt) - 1)); + expected_node_size = expected_vma_size; + + if (IS_DG2(vm->i915) && i915_gem_object_is_lmem(obj)) { + /* dg2 should expand lmem node to 2MB */ + expected_vma_size = round_up(size, I915_GTT_PAGE_SIZE_64K); + expected_node_size = round_up(size, I915_GTT_PAGE_SIZE_2M); + } + + if (vma->size != expected_vma_size || vma->node.size != expected_node_size) { + err = i915_vma_unbind(vma); + err = -EBADSLT; + goto err_put; + } + + err = i915_vma_unbind(vma); + if (err) + goto err_put; + + GEM_BUG_ON(drm_mm_node_allocated(&vma->node)); + +err_put: + i915_gem_object_put(obj); + cleanup_freed_objects(vm->i915); + return err; +} + +static int misaligned_pin(struct i915_address_space *vm, + u64 hole_start, u64 hole_end, + unsigned long end_time) +{ + struct intel_memory_region *mr; + enum intel_region_id id; + unsigned long flags = PIN_OFFSET_FIXED | PIN_USER; + int err = 0; + u64 hole_size = hole_end - hole_start; + + if (i915_is_ggtt(vm)) + flags |= PIN_GLOBAL; + + for_each_memory_region(mr, vm->i915, id) { + u64 min_alignment = i915_vm_min_alignment(vm, (enum intel_memory_type)id); + u64 size = min_alignment; + u64 addr = round_up(hole_start + (hole_size / 2), min_alignment); + + /* we can't test < 4k alignment due to flags being encoded in lower bits */ + if (min_alignment != I915_GTT_PAGE_SIZE_4K) { + err = misaligned_case(vm, mr, addr + (min_alignment / 2), size, flags); + /* misaligned should error with -EINVAL*/ + if (!err) + err = -EBADSLT; + if (err != -EINVAL) + return err; + } + + /* test for vma->size expansion to min page size */ + err = misaligned_case(vm, mr, addr, PAGE_SIZE, flags); + if (min_alignment > hole_size) { + if (!err) + err = -EBADSLT; + else if (err == -ENOSPC) + err = 0; + } + if (err) + return err; + + /* test for intermediate size not expanding vma->size for large alignments */ + err = misaligned_case(vm, mr, addr, size / 2, flags); + if (min_alignment > hole_size) { + if (!err) + err = -EBADSLT; + else if (err == -ENOSPC) + err = 0; + } + if (err) + return err; + } + + return 0; +} + static int exercise_ppgtt(struct drm_i915_private *dev_priv, int (*func)(struct i915_address_space *vm, u64 hole_start, u64 hole_end, @@ -1136,6 +1252,11 @@ static int igt_ppgtt_shrink_boom(void *arg) return exercise_ppgtt(arg, shrink_boom); } +static int igt_ppgtt_misaligned_pin(void *arg) +{ + return exercise_ppgtt(arg, misaligned_pin); +} + static int sort_holes(void *priv, const struct list_head *A, const struct list_head *B) { @@ -1208,6 +1329,11 @@ static int igt_ggtt_lowlevel(void *arg) return exercise_ggtt(arg, lowlevel_hole); } +static int igt_ggtt_misaligned_pin(void *arg) +{ + return exercise_ggtt(arg, misaligned_pin); +} + static int igt_ggtt_page(void *arg) { const unsigned int count = PAGE_SIZE/sizeof(u32); @@ -2180,12 +2306,14 @@ int i915_gem_gtt_live_selftests(struct drm_i915_private *i915) SUBTEST(igt_ppgtt_fill), SUBTEST(igt_ppgtt_shrink), SUBTEST(igt_ppgtt_shrink_boom), + SUBTEST(igt_ppgtt_misaligned_pin), SUBTEST(igt_ggtt_lowlevel), SUBTEST(igt_ggtt_drunk), SUBTEST(igt_ggtt_walk), SUBTEST(igt_ggtt_pot), SUBTEST(igt_ggtt_fill), SUBTEST(igt_ggtt_page), + SUBTEST(igt_ggtt_misaligned_pin), SUBTEST(igt_cs_tlb), }; -- 2.25.1