Received: by 2002:a05:6a10:af89:0:0:0:0 with SMTP id iu9csp538551pxb; Fri, 28 Jan 2022 04:56:36 -0800 (PST) X-Google-Smtp-Source: ABdhPJxbl6PRdszfbA9zY0NLSwFCUft8i0biu7FA8YLLdP/oRibp2WgGpE/D1X4ehWpeIkAk7Yr0 X-Received: by 2002:a17:907:7b9f:: with SMTP id ne31mr6901784ejc.8.1643374595765; Fri, 28 Jan 2022 04:56:35 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1643374595; cv=none; d=google.com; s=arc-20160816; b=Egb/1FLnT9TEeU6oDUyNsqLfK/t+UkJC2+WeMO/lkjwNTzTFSO1BETOemAQhlXL320 O3bR241gv7sn8dwtA+ZtaKVRu/iB26kgCWhpOm+mLuDYQ3WVaYLyLZuywBXDI8Enu/oq 8PDEaJQsKL3EwYSmhcZt50+czfrLYMS5x4uh+2wnW/d30O6L7gCFKXJwq7rNOSdgGeq8 aPVYv5UVmdYqx5KCpVapXDuO8FPkfzKSYpuzCCdI4MUljaYhGKNjmpVEMhEuc7k4cvo9 EU1RVbuZOK8dwtpFYiZ5x82FWNhmO42cDuejzLPYBxJ+d7vRuJQS2gcfGe+Z0KfiQg6/ Ii4A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=ceNkEmt02ytMC8FTW6CfZGcu5sCFh/Y8/KQxSvdTws0=; b=MJ5BWdtWtDijlA/bPPDo4ya7ecAMHJVWfzMAmbIJtu3mh6iftWq7poFPxOro9C49EG qImWXCZYdif+6iby4Nj8TLNpe31+26I/A7CDlk8Bo436RAt4DH+H2yk4xCAPSj7sFvNv JNIaX48QCOCkQSzrU4Rm0JNMl9AJHbQ7JI8YLUe3AJTPoR5avVeQjhGAHcS2f9f1fa7k IYEUIObQCKYnftNJIEmygkEaDsRjK6sqi8fadGa4cKyYc8bjuPlmsw/BRcKkQldWmybK AE3bBi/BgmD/n9DC+LycOEXjux0pS0GuJYh9XsSA2MEPEpfBG2ea3syYkMANRCtf237F CALw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=OjJk6Z10; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id mp1si2848546ejc.963.2022.01.28.04.56.10; Fri, 28 Jan 2022 04:56:35 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=OjJk6Z10; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S244999AbiA0R4O (ORCPT + 99 others); Thu, 27 Jan 2022 12:56:14 -0500 Received: from mga02.intel.com ([134.134.136.20]:19413 "EHLO mga02.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S244847AbiA0RzZ (ORCPT ); Thu, 27 Jan 2022 12:55:25 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1643306125; x=1674842125; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=3l7R2+hjC6dyevgRc9pgdsZzcbxeEl2tX9Je9seBHP0=; b=OjJk6Z103+zCRdGAJyTS1O3t6DxE2mhG6n+PtRc7DY8NuTqQ5ZCxByx9 oZhh8ckra1z6qODca4IUqJVh7Z7tnnBipRFU1+7wjMl3PuOlo3I9xmjLL tV25viKz03V+wIKCyyrKUZCxSr1Kf19b0vEEDnXtl90g95x+clofK299U FZocbDsUOXAyLtAvVE8Pyc0RRaDKzOjHMnObGjyqEitiAdWq/pq3Cku+l cCF6hKCdFPGYrjEG8KeiKAyPw/lFQzs76tH2uzhu/+u5uDRp4KXLI+F5B oat2DGWYONJcyP+MTgKluz8TQdfF1On69B5DwUn9scdG9k9sG616B0xkm Q==; X-IronPort-AV: E=McAfee;i="6200,9189,10239"; a="234302437" X-IronPort-AV: E=Sophos;i="5.88,321,1635231600"; d="scan'208";a="234302437" Received: from fmsmga001.fm.intel.com ([10.253.24.23]) by orsmga101.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 27 Jan 2022 09:55:11 -0800 X-IronPort-AV: E=Sophos;i="5.88,321,1635231600"; d="scan'208";a="674796134" Received: from iweiny-desk2.sc.intel.com (HELO localhost) ([10.3.52.147]) by fmsmga001-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 27 Jan 2022 09:55:11 -0800 From: ira.weiny@intel.com To: Dave Hansen , "H. Peter Anvin" , Dan Williams Cc: Ira Weiny , Fenghua Yu , Rick Edgecombe , linux-kernel@vger.kernel.org Subject: [PATCH V8 24/44] x86/entry: Define arch_{save|restore}_auxiliary_pt_regs() Date: Thu, 27 Jan 2022 09:54:45 -0800 Message-Id: <20220127175505.851391-25-ira.weiny@intel.com> X-Mailer: git-send-email 2.31.1 In-Reply-To: <20220127175505.851391-1-ira.weiny@intel.com> References: <20220127175505.851391-1-ira.weiny@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Ira Weiny The x86 architecture supports the new auxiliary pt_regs space if ARCH_HAS_PTREGS_AUXILIARY is enabled. Define the callbacks within the x86 code required by the core entry code when this support is enabled. Signed-off-by: Ira Weiny --- Changes for V8 New patch --- arch/x86/include/asm/entry-common.h | 12 ++++++++++++ 1 file changed, 12 insertions(+) diff --git a/arch/x86/include/asm/entry-common.h b/arch/x86/include/asm/entry-common.h index 43184640b579..5fa5dd2d539c 100644 --- a/arch/x86/include/asm/entry-common.h +++ b/arch/x86/include/asm/entry-common.h @@ -95,4 +95,16 @@ static __always_inline void arch_exit_to_user_mode(void) } #define arch_exit_to_user_mode arch_exit_to_user_mode +#ifdef CONFIG_ARCH_HAS_PTREGS_AUXILIARY + +static inline void arch_save_aux_pt_regs(struct pt_regs *regs) +{ +} + +static inline void arch_restore_aux_pt_regs(struct pt_regs *regs) +{ +} + +#endif + #endif -- 2.31.1