Received: by 2002:a05:6a10:af89:0:0:0:0 with SMTP id iu9csp2411553pxb; Sun, 30 Jan 2022 15:40:24 -0800 (PST) X-Google-Smtp-Source: ABdhPJz6tz03jn1M70iziNu7gKnmfG/6h3OTJM9ypstP7qX+5RkvEqIeDLd5Ra3GJVC8vLeh041/ X-Received: by 2002:a17:906:43c4:: with SMTP id j4mr15177802ejn.679.1643586024713; Sun, 30 Jan 2022 15:40:24 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1643586024; cv=none; d=google.com; s=arc-20160816; b=aVUU7IquU6KM0AgpxB3TymmEmKHn9Yx5mph5YrR8/fMkSv0ZqXf9N+VrfvsjSiGJMp rqE2QG9qugcrU2FabeUutKxcBArFGhxGMQT3IPUQTvy2qT6nTfYQLmpp82NgT5GFr66L JEgfdUQqoghvrSPoZvrRvBSaFPRR5a3IPQ4e4l4ZYukos4Wd0wmOy9atz6BKCOIFPWGw fFoBzAUXA9FeKgxySdTwu0Vr5BqHHdb/jyBtSfCsP2Z+USeROB41A6bMYyyV0dMD8BSG l14F6S2wVGWkTOmicaV/6PUrhiCYyYE7gsACXAUbPQEYpITxAOtgj9YEZsMU39fQG3iw Sjjw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date; bh=TdWAdRxIiyckdjNwth8xZrs27qyt2aM99O0Cif8F1XA=; b=FVFUfNiywsdNwP3+/XL5Wynm2zfqUWv7kO2DgMYi/xkrUOPlnB83zNF2HslTvcO7LX 93hcErRxoRRR5U0m2Y8CDJcFCgrIXIL+0L/6eK4+dRkJbdwbvgUM9dk6a8R3k+EqT3zx VfH8nTLybG+2/gAB4/LJqXcqcC7Vc1yReRw876IvLh2n5rxo3XMYQsYBYJyx9XBcey17 6rn9PfVhcAcMIDLOddVfwghCWeAYNh0xbxydGYGR2RGvQ6TWkQifLJ4rfrzl44YKZxEK VM9Acrs07AaF/wf37nICsyW+FEn4JfdcCf/yA55Qwjq/DK7p9QDMwMeCHjlxrQs0mhbZ o0PA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id nc19si6731748ejc.670.2022.01.30.15.40.00; Sun, 30 Jan 2022 15:40:24 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1347911AbiA1Kvw (ORCPT + 99 others); Fri, 28 Jan 2022 05:51:52 -0500 Received: from ams.source.kernel.org ([145.40.68.75]:51802 "EHLO ams.source.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S244101AbiA1Kvu (ORCPT ); Fri, 28 Jan 2022 05:51:50 -0500 Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ams.source.kernel.org (Postfix) with ESMTPS id E3001B824E4; Fri, 28 Jan 2022 10:51:48 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id 1D251C340E0; Fri, 28 Jan 2022 10:51:45 +0000 (UTC) Date: Fri, 28 Jan 2022 10:51:42 +0000 From: Catalin Marinas To: Mathieu Poirier Cc: Anshuman Khandual , linux-arm-kernel@lists.infradead.org, Will Deacon , Suzuki Poulose , coresight@lists.linaro.org, linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org Subject: Re: [PATCH V3 RESEND 0/7] coresight: trbe: Workaround Cortex-A510 erratas Message-ID: References: <1643120437-14352-1-git-send-email-anshuman.khandual@arm.com> <20220127202220.GA2191206@p14s> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20220127202220.GA2191206@p14s> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Mathieu, On Thu, Jan 27, 2022 at 01:22:20PM -0700, Mathieu Poirier wrote: > On Tue, Jan 25, 2022 at 07:50:30PM +0530, Anshuman Khandual wrote: > > Anshuman Khandual (7): > > arm64: Add Cortex-A510 CPU part definition > > arm64: errata: Add detection for TRBE ignored system register writes > > arm64: errata: Add detection for TRBE invalid prohibited states > > arm64: errata: Add detection for TRBE trace data corruption > > coresight: trbe: Work around the ignored system register writes > > coresight: trbe: Work around the invalid prohibited states > > coresight: trbe: Work around the trace data corruption > > > > Documentation/arm64/silicon-errata.rst | 6 + > > arch/arm64/Kconfig | 59 ++++++++++ > > arch/arm64/include/asm/cputype.h | 2 + > > arch/arm64/kernel/cpu_errata.c | 27 +++++ > > arch/arm64/tools/cpucaps | 3 + > > drivers/hwtracing/coresight/coresight-trbe.c | 114 ++++++++++++++----- > > drivers/hwtracing/coresight/coresight-trbe.h | 8 -- > > 7 files changed, 183 insertions(+), 36 deletions(-) > > I have applied this set and sent a pull request to Catalin for the arm64 > portion. Well, I'm happy for the whole series to go in via Greg's tree or however the coresight patches go in (that's why I acked them). The last three patches depend on the first four, so you might as well send them all together. I'd split the series only if there's a conflict with the arm64 tree (I haven't checked). -- Catalin