Received: by 2002:a19:ef0c:0:0:0:0:0 with SMTP id n12csp951863lfh; Tue, 1 Feb 2022 12:55:23 -0800 (PST) X-Google-Smtp-Source: ABdhPJxdJISWpbKwJCsk3L0Ck/BGgPTkDuXbCFRC2gd85n8IjzLmbeN2XUZOin6fZsk2RUpxo/Cl X-Received: by 2002:a17:902:b692:: with SMTP id c18mr21435563pls.85.1643748463972; Tue, 01 Feb 2022 12:47:43 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1643748463; cv=none; d=google.com; s=arc-20160816; b=P4jd0XCPcC87mrhzfrgV1Th10JmTXnQBAyg/jojbh5k+uc2UtigQn7pZJtSEU5shob /cCI4EF6ZacvG5g7+p4I1yZwGDIk18rnuOrD9CYh0ymI9OCqKsb918C0Z7BWUJUatnJ6 TnS+9tp7I5Kr4Ge0wKgP1x+fPw2sHjTjGYeoIIp8Sz4kQWda55poG5PbM3bu2/8yVSbB F6gBKuiSEq2zvYUbim6UQP79TEz6L8VF/uLuzJue9DlRz6fnW2vDPvoFFRuE/HmfW0cN /4p4+uiwAQe4OUVnyJ8XSSzC2o3BEjNZ6063pK9JqVXmQjAX/Ey1wpKo6vfTJVAfjIlk MQxg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=XJQb+Amccy3d7emh76b6F2fDYyWhPDzDWyRT0EQb5C8=; b=hswAPQz0t13ivDb8Nrk1J58TvJrUQ5QzGIGP1OcxTqZpWcQQx1z0y/oPgrbpuPfnDb Vw6BtB12yaOGzhEuptWpRW79tAi4AheBrN0QQZEHpRimiV1tFZ9Q70W3zyfOgbpXfwUt Nzr7Rjfz+quO5Rl76n3oWuR2afkeROZYtyCMN9B2AL1JRWx9zjmDnEaEADtGt3TwSPyf EjYRQZBhHTb+D9DHQPfiyJnV9s8lEHJoWvH6oKTSx311ahJacQMDmwsO7VmPHWSnvFPZ zg7TGSu5pFDe6e2CznvTq4Qc8zoCNTBRPQSlw7GLvSK6ENyVkNhidhP03B2i52QemyT8 mgvQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@collabora.com header.s=mail header.b=m1oik9hf; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=collabora.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id u9si16880922pfi.368.2022.02.01.12.47.32; Tue, 01 Feb 2022 12:47:43 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@collabora.com header.s=mail header.b=m1oik9hf; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=collabora.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1358252AbiAaSxC (ORCPT + 99 others); Mon, 31 Jan 2022 13:53:02 -0500 Received: from bhuna.collabora.co.uk ([46.235.227.227]:35828 "EHLO bhuna.collabora.co.uk" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1358527AbiAaSww (ORCPT ); Mon, 31 Jan 2022 13:52:52 -0500 Received: from [127.0.0.1] (localhost [127.0.0.1]) (Authenticated sender: bbeckett) with ESMTPSA id 598A71F4369F DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1643655171; bh=hUFlNPZzMM4zNuLdiOzj6hX726CxsP3e+GFLJ1fGp9o=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=m1oik9hf4ig0xqukxD30fJmvCQb25g5g8TLNIWMrSrXmjQ6wNflB2L9WcoUOa6UeK NyYiMY+aiSLwmjb6FKYkgUgO1JR+34XVL0lKjUro6a/5NE0Wny2ktXVDC+ig6b4Ldk cH5Li0yzZsoeC25sF1uSWKtjSeqtHe7cYm2AISQrlxze9T6HwHXd4VA4dBjQLz5eKW SSezYYEQwZKLh6LFezTTtCbFv8SF/UwWmIwsIGUuntxzPS+C3cljFx81ILlo+tTnZY wNILXyjeYt64K1CECX9W4sfL+4Rd8gz9nTmwVusZCUxhlBJCgPYYM9QxeHxfbXzmup CsvF4VUSQamFA== From: Robert Beckett To: Jani Nikula , Joonas Lahtinen , Rodrigo Vivi , Tvrtko Ursulin , David Airlie , Daniel Vetter Cc: Robert Beckett , kernel test robot , =?UTF-8?q?Thomas=20Hellstr=C3=B6m?= , intel-gfx@lists.freedesktop.org, dri-devel@lists.freedesktop.org, linux-kernel@vger.kernel.org Subject: [PATCH v6 4/5] drm/i915: add gtt misalignment test Date: Mon, 31 Jan 2022 18:52:30 +0000 Message-Id: <20220131185231.725346-5-bob.beckett@collabora.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20220131185231.725346-1-bob.beckett@collabora.com> References: <20220131185231.725346-1-bob.beckett@collabora.com> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org add test to check handling of misaligned offsets and sizes v4: * remove spurious blank lines * explicitly cast intel_region_id to intel_memory_type in misaligned_pin Reported-by: kernel test robot v6: * use NEEDS_COMPACT_PT instead of hard coding for DG2 Signed-off-by: Robert Beckett Reviewed-by: Thomas Hellström --- drivers/gpu/drm/i915/selftests/i915_gem_gtt.c | 128 ++++++++++++++++++ 1 file changed, 128 insertions(+) diff --git a/drivers/gpu/drm/i915/selftests/i915_gem_gtt.c b/drivers/gpu/drm/i915/selftests/i915_gem_gtt.c index b80788a2b7f9..c23b1e5cc436 100644 --- a/drivers/gpu/drm/i915/selftests/i915_gem_gtt.c +++ b/drivers/gpu/drm/i915/selftests/i915_gem_gtt.c @@ -22,10 +22,12 @@ * */ +#include "gt/intel_gtt.h" #include #include #include "gem/i915_gem_context.h" +#include "gem/i915_gem_region.h" #include "gem/selftests/mock_context.h" #include "gt/intel_context.h" #include "gt/intel_gpu_commands.h" @@ -1067,6 +1069,120 @@ static int shrink_boom(struct i915_address_space *vm, return err; } +static int misaligned_case(struct i915_address_space *vm, struct intel_memory_region *mr, + u64 addr, u64 size, unsigned long flags) +{ + struct drm_i915_gem_object *obj; + struct i915_vma *vma; + int err = 0; + u64 expected_vma_size, expected_node_size; + + obj = i915_gem_object_create_region(mr, size, 0, 0); + if (IS_ERR(obj)) + return PTR_ERR(obj); + + vma = i915_vma_instance(obj, vm, NULL); + if (IS_ERR(vma)) { + err = PTR_ERR(vma); + goto err_put; + } + + err = i915_vma_pin(vma, 0, 0, addr | flags); + if (err) + goto err_put; + i915_vma_unpin(vma); + + if (!drm_mm_node_allocated(&vma->node)) { + err = -EINVAL; + goto err_put; + } + + if (i915_vma_misplaced(vma, 0, 0, addr | flags)) { + err = -EINVAL; + goto err_put; + } + + expected_vma_size = round_up(size, 1 << (ffs(vma->resource->page_sizes_gtt) - 1)); + expected_node_size = expected_vma_size; + + if (NEEDS_COMPACT_PT(vm->i915) && i915_gem_object_is_lmem(obj)) { + /* compact-pt should expand lmem node to 2MB */ + expected_vma_size = round_up(size, I915_GTT_PAGE_SIZE_64K); + expected_node_size = round_up(size, I915_GTT_PAGE_SIZE_2M); + } + + if (vma->size != expected_vma_size || vma->node.size != expected_node_size) { + err = i915_vma_unbind(vma); + err = -EBADSLT; + goto err_put; + } + + err = i915_vma_unbind(vma); + if (err) + goto err_put; + + GEM_BUG_ON(drm_mm_node_allocated(&vma->node)); + +err_put: + i915_gem_object_put(obj); + cleanup_freed_objects(vm->i915); + return err; +} + +static int misaligned_pin(struct i915_address_space *vm, + u64 hole_start, u64 hole_end, + unsigned long end_time) +{ + struct intel_memory_region *mr; + enum intel_region_id id; + unsigned long flags = PIN_OFFSET_FIXED | PIN_USER; + int err = 0; + u64 hole_size = hole_end - hole_start; + + if (i915_is_ggtt(vm)) + flags |= PIN_GLOBAL; + + for_each_memory_region(mr, vm->i915, id) { + u64 min_alignment = i915_vm_min_alignment(vm, (enum intel_memory_type)id); + u64 size = min_alignment; + u64 addr = round_up(hole_start + (hole_size / 2), min_alignment); + + /* we can't test < 4k alignment due to flags being encoded in lower bits */ + if (min_alignment != I915_GTT_PAGE_SIZE_4K) { + err = misaligned_case(vm, mr, addr + (min_alignment / 2), size, flags); + /* misaligned should error with -EINVAL*/ + if (!err) + err = -EBADSLT; + if (err != -EINVAL) + return err; + } + + /* test for vma->size expansion to min page size */ + err = misaligned_case(vm, mr, addr, PAGE_SIZE, flags); + if (min_alignment > hole_size) { + if (!err) + err = -EBADSLT; + else if (err == -ENOSPC) + err = 0; + } + if (err) + return err; + + /* test for intermediate size not expanding vma->size for large alignments */ + err = misaligned_case(vm, mr, addr, size / 2, flags); + if (min_alignment > hole_size) { + if (!err) + err = -EBADSLT; + else if (err == -ENOSPC) + err = 0; + } + if (err) + return err; + } + + return 0; +} + static int exercise_ppgtt(struct drm_i915_private *dev_priv, int (*func)(struct i915_address_space *vm, u64 hole_start, u64 hole_end, @@ -1136,6 +1252,11 @@ static int igt_ppgtt_shrink_boom(void *arg) return exercise_ppgtt(arg, shrink_boom); } +static int igt_ppgtt_misaligned_pin(void *arg) +{ + return exercise_ppgtt(arg, misaligned_pin); +} + static int sort_holes(void *priv, const struct list_head *A, const struct list_head *B) { @@ -1208,6 +1329,11 @@ static int igt_ggtt_lowlevel(void *arg) return exercise_ggtt(arg, lowlevel_hole); } +static int igt_ggtt_misaligned_pin(void *arg) +{ + return exercise_ggtt(arg, misaligned_pin); +} + static int igt_ggtt_page(void *arg) { const unsigned int count = PAGE_SIZE/sizeof(u32); @@ -2180,12 +2306,14 @@ int i915_gem_gtt_live_selftests(struct drm_i915_private *i915) SUBTEST(igt_ppgtt_fill), SUBTEST(igt_ppgtt_shrink), SUBTEST(igt_ppgtt_shrink_boom), + SUBTEST(igt_ppgtt_misaligned_pin), SUBTEST(igt_ggtt_lowlevel), SUBTEST(igt_ggtt_drunk), SUBTEST(igt_ggtt_walk), SUBTEST(igt_ggtt_pot), SUBTEST(igt_ggtt_fill), SUBTEST(igt_ggtt_page), + SUBTEST(igt_ggtt_misaligned_pin), SUBTEST(igt_cs_tlb), }; -- 2.25.1