Received: by 2002:a05:6a10:1a4d:0:0:0:0 with SMTP id nk13csp4359018pxb; Sat, 5 Feb 2022 10:58:26 -0800 (PST) X-Google-Smtp-Source: ABdhPJy9AbWwvDIvLN6HfbRcmmTRFNKl1e+LGXp+/CznAsyYAyTYOs1hFm2A46ImTX5ros7dq6dO X-Received: by 2002:a17:90b:4b0a:: with SMTP id lx10mr5541847pjb.33.1644087505889; Sat, 05 Feb 2022 10:58:25 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1644087505; cv=none; d=google.com; s=arc-20160816; b=DRnR2BEXYyYoLf7VI3pdgA2ECIcSuUsQO6qV0He+xmrntyzwnRh3FNzIrfFp5sXCHq b5Pyw9FF0pF+OJJnfPhTa162MLiQ3kbhOJZJNz6grocf6lqwt3HYzep5ESGDkM4DVULE FPq09MSZI3MVDVXcjfHurNHPu6Ymn7SkbFY+NPF/lpK9CnF4MR2d1AU4Ua+HyOWUGT0C XyIJd2OZA9lgq2RDlyArdncuencWTH736AnIt+o/nGQcRIBwTSNDrXvQf5r7dEQjLu5M GYyiJzbhoBtUHtxkvzC5XoffasungL+ENNl6RRAt4/AvWJpIRY2e3nh/XS1o3KCeT6dJ Lqvg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=ComyNVKqoyy5Ml0gbYTNF5CGFuK1LECSfgHPd03rA/Q=; b=kNT2G5IjvFGP2Hx0L4vKkkmcPyBElg1Lj6WGlIyUQI9imjNzW6WRpt/ST2hNsimDH0 azEhAKarja4sImosK8QBQTNzPLBAt80MggA316ZbNN0JpR+zM/3Sz/r/oXShlQarxoWd OVGMeI5Bi9RI1Gl/vrZmYPqeka7YN9Rp5z6QEVWc7jV88uoU1DQoV+U3OrWkmkUKyJrH SLF6RvLjwgBMddrgHmfln/5xodm2coCM2ZSvkwMLCyF+RrYt7xPH1kkwpQ6cVr6BmHBY BsEnfMEQZGNMbVH/L9/+I+CkID91TfLxkos+nxLsdTBCp5ftCRpwSBF13KS1udhEWVp0 eJEw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@chromium.org header.s=google header.b=lwNBqWPI; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=chromium.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id t21si5093628pgi.373.2022.02.05.10.58.14; Sat, 05 Feb 2022 10:58:25 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@chromium.org header.s=google header.b=lwNBqWPI; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=chromium.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1351027AbiBCOKc (ORCPT + 99 others); Thu, 3 Feb 2022 09:10:32 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:52906 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S244290AbiBCOKb (ORCPT ); Thu, 3 Feb 2022 09:10:31 -0500 Received: from mail-pg1-x529.google.com (mail-pg1-x529.google.com [IPv6:2607:f8b0:4864:20::529]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 3AC5EC06173B for ; Thu, 3 Feb 2022 06:10:31 -0800 (PST) Received: by mail-pg1-x529.google.com with SMTP id 133so2420281pgb.0 for ; Thu, 03 Feb 2022 06:10:31 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=chromium.org; s=google; h=from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=ComyNVKqoyy5Ml0gbYTNF5CGFuK1LECSfgHPd03rA/Q=; b=lwNBqWPI4rgoTL6ehS5NS0AXpY84DNtnO6gOru998z78w/p8MBR4eUDxluL7irigNu pwSbcVKgnQ83sihiAjyYGHGuCv6xO4Zew6zg9ifqebZ1nQF9Ad4T0MmSam4viUtXSt1J bBKms714hVeHVJgyRNmv3MT4n3HHNXkd/3LZY= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=ComyNVKqoyy5Ml0gbYTNF5CGFuK1LECSfgHPd03rA/Q=; b=y01QBVBdLzlSZsPm9xT03z+vWHruuYdnc3BqsA6ujRbsc8A8PB5RzGHvUZsHyC7RTC 0gy6LO+5znvyXPUA6kiVFnyk+1bdaHejFjGkXEdW+fB9BIi2lQUEN6NqgY7rGqFaKPmc BrGtRaEcHvkTEr4C8b0zldjoTyJjDk2r7KvvhI664eJ2bCl4Y2m/uHcMh+HEU/CQNReq lCGJq92YKDP9nKCrwhxFfnKbudJOLNvQarNoBo5zQjdWHI6RP30N/yyVi5ODiTDvR/FH DV0L0C9FQ6CNeseORqfYUAwz2ObOlmv72C1/1FIXb6wWvc8Q1jrOeM1efrYplS5Y7CsJ 9+oA== X-Gm-Message-State: AOAM533NcB6l35ZuOauewMZpJ26F62LPrDfrH0HN50J2xujDY8ffxXd4 LN8pKe2ezVY8/USuo6+st0iQEg== X-Received: by 2002:a63:1d4:: with SMTP id 203mr19214395pgb.462.1643897430530; Thu, 03 Feb 2022 06:10:30 -0800 (PST) Received: from hsinyi-z840.tpe.corp.google.com ([2401:fa00:1:10:cbdf:65ae:127:f762]) by smtp.gmail.com with ESMTPSA id w11sm29532818pfu.50.2022.02.03.06.10.27 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 03 Feb 2022 06:10:29 -0800 (PST) From: Hsin-Yi Wang To: Robert Foss , Rob Herring , Xin Ji Cc: David Airlie , Daniel Vetter , Laurent Pinchart , dri-devel@lists.freedesktop.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Neil Armstrong , Jonas Karlman , Jernej Skrabec , Sam Ravnborg , Maxime Ripard Subject: [PATCH v6 1/4] drm/bridge: anx7625: send DPCD command to downstream Date: Thu, 3 Feb 2022 22:10:20 +0800 Message-Id: <20220203141023.570180-1-hsinyi@chromium.org> X-Mailer: git-send-email 2.35.0.rc2.247.g8bbb082509-goog MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Xin Ji Send DPCD command to downstream before anx7625 power down, let downstream monitor enter into standby mode. Signed-off-by: Xin Ji Signed-off-by: Hsin-Yi Wang Reviewed-by: Hsin-Yi Wang --- v3->v4: Use common DP_AUX_NATIVE_READ/WRITE Previously in: https://patchwork.kernel.org/project/dri-devel/patch/1f36f8bf0a48fb2bba17bacec23700e58c1d407d.1641891874.git.xji@analogixsemi.com/ --- drivers/gpu/drm/bridge/analogix/anx7625.c | 42 +++++++++++++++++++---- drivers/gpu/drm/bridge/analogix/anx7625.h | 2 -- 2 files changed, 35 insertions(+), 9 deletions(-) diff --git a/drivers/gpu/drm/bridge/analogix/anx7625.c b/drivers/gpu/drm/bridge/analogix/anx7625.c index 76662fce4ce61d..17b23940549a42 100644 --- a/drivers/gpu/drm/bridge/analogix/anx7625.c +++ b/drivers/gpu/drm/bridge/analogix/anx7625.c @@ -129,6 +129,23 @@ static int anx7625_reg_write(struct anx7625_data *ctx, return ret; } +static int anx7625_reg_block_write(struct anx7625_data *ctx, + struct i2c_client *client, + u8 reg_addr, u8 len, u8 *buf) +{ + int ret; + struct device *dev = &client->dev; + + i2c_access_workaround(ctx, client); + + ret = i2c_smbus_write_i2c_block_data(client, reg_addr, len, buf); + if (ret < 0) + dev_err(dev, "write i2c block failed id=%x\n:%x", + client->addr, reg_addr); + + return ret; +} + static int anx7625_write_or(struct anx7625_data *ctx, struct i2c_client *client, u8 offset, u8 mask) @@ -214,8 +231,8 @@ static int wait_aux_op_finish(struct anx7625_data *ctx) return 0; } -static int anx7625_aux_dpcd_read(struct anx7625_data *ctx, - u32 address, u8 len, u8 *buf) +static int anx7625_aux_dpcd_trans(struct anx7625_data *ctx, u8 op, + u32 address, u8 len, u8 *buf) { struct device *dev = &ctx->client->dev; int ret; @@ -231,8 +248,7 @@ static int anx7625_aux_dpcd_read(struct anx7625_data *ctx, addrm = (address >> 8) & 0xFF; addrh = (address >> 16) & 0xFF; - cmd = DPCD_CMD(len, DPCD_READ); - cmd = ((len - 1) << 4) | 0x09; + cmd = DPCD_CMD(len, op); /* Set command and length */ ret = anx7625_reg_write(ctx, ctx->i2c.rx_p0_client, @@ -246,6 +262,9 @@ static int anx7625_aux_dpcd_read(struct anx7625_data *ctx, ret |= anx7625_reg_write(ctx, ctx->i2c.rx_p0_client, AP_AUX_ADDR_19_16, addrh); + if (op == DP_AUX_NATIVE_WRITE) + ret |= anx7625_reg_block_write(ctx, ctx->i2c.rx_p0_client, + AP_AUX_BUFF_START, len, buf); /* Enable aux access */ ret |= anx7625_write_or(ctx, ctx->i2c.rx_p0_client, AP_AUX_CTRL_STATUS, AP_AUX_CTRL_OP_EN); @@ -255,14 +274,17 @@ static int anx7625_aux_dpcd_read(struct anx7625_data *ctx, return -EIO; } - usleep_range(2000, 2100); - ret = wait_aux_op_finish(ctx); if (ret) { dev_err(dev, "aux IO error: wait aux op finish.\n"); return ret; } + /* Write done */ + if (op == DP_AUX_NATIVE_WRITE) + return 0; + + /* Read done, read out dpcd data */ ret = anx7625_reg_block_read(ctx, ctx->i2c.rx_p0_client, AP_AUX_BUFF_START, len, buf); if (ret < 0) { @@ -845,7 +867,7 @@ static int anx7625_hdcp_enable(struct anx7625_data *ctx) } /* Read downstream capability */ - anx7625_aux_dpcd_read(ctx, 0x68028, 1, &bcap); + anx7625_aux_dpcd_trans(ctx, DP_AUX_NATIVE_READ, 0x68028, 1, &bcap); if (!(bcap & 0x01)) { pr_warn("downstream not support HDCP 1.4, cap(%x).\n", bcap); return 0; @@ -918,6 +940,7 @@ static void anx7625_dp_stop(struct anx7625_data *ctx) { struct device *dev = &ctx->client->dev; int ret; + u8 data; DRM_DEV_DEBUG_DRIVER(dev, "stop dp output\n"); @@ -929,6 +952,11 @@ static void anx7625_dp_stop(struct anx7625_data *ctx) ret |= anx7625_write_and(ctx, ctx->i2c.tx_p2_client, 0x08, 0x7f); ret |= anx7625_video_mute_control(ctx, 1); + + dev_dbg(dev, "notify downstream enter into standby\n"); + /* Downstream monitor enter into standby mode */ + data = 2; + ret |= anx7625_aux_dpcd_trans(ctx, DP_AUX_NATIVE_WRITE, 0x000600, 1, &data); if (ret < 0) DRM_DEV_ERROR(dev, "IO error : mute video fail\n"); diff --git a/drivers/gpu/drm/bridge/analogix/anx7625.h b/drivers/gpu/drm/bridge/analogix/anx7625.h index 56165f5b254c14..64a8ab56529404 100644 --- a/drivers/gpu/drm/bridge/analogix/anx7625.h +++ b/drivers/gpu/drm/bridge/analogix/anx7625.h @@ -242,8 +242,6 @@ #define AP_AUX_COMMAND 0x27 /* com+len */ #define LENGTH_SHIFT 4 -#define DPCD_READ 0x09 -#define DPCD_WRITE 0x08 #define DPCD_CMD(len, cmd) ((((len) - 1) << LENGTH_SHIFT) | (cmd)) /* Bit 0&1: 3D video structure */ -- 2.35.0.rc2.247.g8bbb082509-goog