Received: by 2002:a05:6a10:1a4d:0:0:0:0 with SMTP id nk13csp2118222pxb; Wed, 9 Feb 2022 11:12:38 -0800 (PST) X-Google-Smtp-Source: ABdhPJzQVslr5qomz8fn6agZt41Mt2pVZJihusItq8iD4g1uoJLyPmOhYYtBBC+tCBPO49DKj940 X-Received: by 2002:a17:90a:af97:: with SMTP id w23mr4104688pjq.237.1644433957920; Wed, 09 Feb 2022 11:12:37 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1644433957; cv=none; d=google.com; s=arc-20160816; b=vw8xzmBXa89tfWXjPZ0FRTFsOiczJhMcK8YqWMvbVk72geqdTluAiNaBioMVDK5BFF uBEmyJfD5zvxSVMRN6zqnkllUym0j88ttvclOxV4I29S0dFp5O4z4gZY3j03TAt/EGR8 8yn3Rn9rOxjvLW6SJGwByOlwcG2xulRzPyHNwN+FaXGC0VLYfL5YYFdthuDvbSV6U2dx aVBejUI4BSmuW1Nr+HgLREeiiasQQrP6XoR8p8fzHjbRT7dPYsBhR7cFT9ALGd/BFNy1 QFk1wDIw2xEsWG6HlvyWENyNfaGMYWM2NOIpkmpirt4bab4nis+ripBhw3SvMJ1GRXF5 Zd0w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=w2KExhgfaAZFbyaCprqPEZM9Ip1EUo+Q9PSHiJtBwDk=; b=UfZL87x791FhG1Gnu7qwgFbYZ5ggmMObGN1EcTkevBGklJ0IIYrfnaAG93iHI17SUe kLhoQkwsnVyUE0rSNC9dYkop4DAB6lfcurPy32rCsUEhouh/Khb5P/VkUdE7UlagDH5X E0AHik/PxeX7dusLrpI9xBp+LA3r50l4IrMkgRrvGnrlPrdyAaJd9T7NlhIEhiEjLdKX fH1qEoSD7zlhZW90SO/sqfLWF7iMh27b5ZGCIUIHXLafGsvoQoLU/7Wua9tREw8t2aDL zGzQxp5EZPGaHGDJHCqHbiAXwAEH7T01fz/FtS/5XF4LQbATOfsk0lwdc0qWFCqhYlNv WoFw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@collabora.com header.s=mail header.b=krhM7Onk; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=collabora.com Return-Path: Received: from lindbergh.monkeyblade.net (lindbergh.monkeyblade.net. [23.128.96.19]) by mx.google.com with ESMTPS id mi17si6685466pjb.99.2022.02.09.11.12.32 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 09 Feb 2022 11:12:37 -0800 (PST) Received-SPF: softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) client-ip=23.128.96.19; Authentication-Results: mx.google.com; dkim=pass header.i=@collabora.com header.s=mail header.b=krhM7Onk; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=collabora.com Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id E9E03C014F3F; Wed, 9 Feb 2022 11:11:51 -0800 (PST) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S237611AbiBIQ6E (ORCPT + 99 others); Wed, 9 Feb 2022 11:58:04 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:59870 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S237586AbiBIQ57 (ORCPT ); Wed, 9 Feb 2022 11:57:59 -0500 Received: from bhuna.collabora.co.uk (bhuna.collabora.co.uk [IPv6:2a00:1098:0:82:1000:25:2eeb:e3e3]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id BA252C05CB87; Wed, 9 Feb 2022 08:58:01 -0800 (PST) Received: from [127.0.0.1] (localhost [127.0.0.1]) (Authenticated sender: tonyk) with ESMTPSA id EA6FE1F45167 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1644425879; bh=rtln7R9NFet9KUNdtB4HI4S2cgm11zhgu+CXJo6WH+Q=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=krhM7Onk7fIQbn4rIbZGh3vUnFH9lTsffXtDginYg9PT9NsgmLW/FLjE2paGd1njb mF1CTpmG8e0cNLYldM/44KQ5XHEQok3x/FBuaTWpaIlsj4xa3fnpeWZbjel3GXOXxR PRZAoDEuWBMJTdgVEpUDnX8o4N4KEcn5Y5Ktm6Etnb9fTpXabIlvdAWly1bYO+2ZEb KspWfDaZNogdB4Ih7GZAxehTAAADjAYRBGRe8g9nMGAucuYOXxgLlCCfuLqJiZwXWz o2dpuMyzHw7vc75D1aCwUoiZxMsC/5+oO3RlIi5ZVAQNhkIIQHhGCxJXw53WEXQF72 tYTMbWxmCoY5Q== From: =?UTF-8?q?Andr=C3=A9=20Almeida?= To: Sanjay R Mehta , Mark Brown , linux-spi@vger.kernel.org, linux-kernel@vger.kernel.org, kernel@collabora.com, Lucas Tanure , Nehal Bakulchandra Shah , Charles Keepax Cc: =?UTF-8?q?Andr=C3=A9=20Almeida?= Subject: [PATCH 3/3] spi: amd: Add support for version AMDI0062 Date: Wed, 9 Feb 2022 13:57:33 -0300 Message-Id: <20220209165733.43134-4-andrealmeid@collabora.com> X-Mailer: git-send-email 2.35.0 In-Reply-To: <20220209165733.43134-1-andrealmeid@collabora.com> References: <20220209165733.43134-1-andrealmeid@collabora.com> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.0 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,RDNS_NONE,SPF_HELO_NONE,T_SCC_BODY_TEXT_LINE, UNPARSEABLE_RELAY autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support for the AMD SPI controller version AMDI0062. Do this in a modular way where's easy to add new versions. Signed-off-by: André Almeida --- drivers/spi/spi-amd.c | 73 +++++++++++++++++++++++++++++++++++++------ 1 file changed, 63 insertions(+), 10 deletions(-) diff --git a/drivers/spi/spi-amd.c b/drivers/spi/spi-amd.c index 417ce14a21c6..a2f948f41c88 100644 --- a/drivers/spi/spi-amd.c +++ b/drivers/spi/spi-amd.c @@ -19,6 +19,10 @@ #define AMD_SPI_FIFO_CLEAR BIT(20) #define AMD_SPI_BUSY BIT(31) +#define AMD_SPI_OPCODE_REG 0x45 +#define AMD_SPI_CMD_TRIGGER_REG 0x47 +#define AMD_SPI_TRIGGER_CMD BIT(7) + #define AMD_SPI_OPCODE_MASK 0xFF #define AMD_SPI_ALT_CS_REG 0x1D @@ -35,9 +39,15 @@ #define AMD_SPI_XFER_TX 1 #define AMD_SPI_XFER_RX 2 +enum amd_spi_versions { + AMD_SPI_V1 = 1, /* AMDI0061 */ + AMD_SPI_V2, /* AMDI0062 */ +}; + struct amd_spi { void __iomem *io_remap_addr; unsigned long io_base_addr; + enum amd_spi_versions version; }; static inline u8 amd_spi_readreg8(struct amd_spi *amd_spi, int idx) @@ -81,14 +91,29 @@ static void amd_spi_select_chip(struct amd_spi *amd_spi, u8 cs) amd_spi_setclear_reg8(amd_spi, AMD_SPI_ALT_CS_REG, cs, AMD_SPI_ALT_CS_MASK); } +static inline void amd_spi_clear_chip(struct amd_spi *amd_spi, u8 chip_select) +{ + amd_spi_writereg8(amd_spi, AMD_SPI_ALT_CS_REG, chip_select & ~AMD_SPI_ALT_CS_MASK); +} + static void amd_spi_clear_fifo_ptr(struct amd_spi *amd_spi) { amd_spi_setclear_reg32(amd_spi, AMD_SPI_CTRL0_REG, AMD_SPI_FIFO_CLEAR, AMD_SPI_FIFO_CLEAR); } -static void amd_spi_set_opcode(struct amd_spi *amd_spi, u8 cmd_opcode) +static int amd_spi_set_opcode(struct amd_spi *amd_spi, u8 cmd_opcode) { - amd_spi_setclear_reg32(amd_spi, AMD_SPI_CTRL0_REG, cmd_opcode, AMD_SPI_OPCODE_MASK); + switch (amd_spi->version) { + case AMD_SPI_V1: + amd_spi_setclear_reg32(amd_spi, AMD_SPI_CTRL0_REG, cmd_opcode, + AMD_SPI_OPCODE_MASK); + return 0; + case AMD_SPI_V2: + amd_spi_writereg8(amd_spi, AMD_SPI_OPCODE_REG, cmd_opcode); + return 0; + default: + return -ENODEV; + } } static inline void amd_spi_set_rx_count(struct amd_spi *amd_spi, u8 rx_count) @@ -104,9 +129,21 @@ static inline void amd_spi_set_tx_count(struct amd_spi *amd_spi, u8 tx_count) static int amd_spi_busy_wait(struct amd_spi *amd_spi) { u32 val; + int reg; + + switch (amd_spi->version) { + case AMD_SPI_V1: + reg = AMD_SPI_CTRL0_REG; + break; + case AMD_SPI_V2: + reg = AMD_SPI_STATUS_REG; + break; + default: + return -ENODEV; + } - return readl_poll_timeout(amd_spi->io_remap_addr + AMD_SPI_CTRL0_REG, - val, !(val & AMD_SPI_BUSY), 20, 2000000); + return readl_poll_timeout(amd_spi->io_remap_addr + reg, val, + !(val & AMD_SPI_BUSY), 20, 2000000); } static int amd_spi_execute_opcode(struct amd_spi *amd_spi) @@ -117,10 +154,20 @@ static int amd_spi_execute_opcode(struct amd_spi *amd_spi) if (ret) return ret; - /* Set ExecuteOpCode bit in the CTRL0 register */ - amd_spi_setclear_reg32(amd_spi, AMD_SPI_CTRL0_REG, AMD_SPI_EXEC_CMD, AMD_SPI_EXEC_CMD); - - return 0; + switch (amd_spi->version) { + case AMD_SPI_V1: + /* Set ExecuteOpCode bit in the CTRL0 register */ + amd_spi_setclear_reg32(amd_spi, AMD_SPI_CTRL0_REG, AMD_SPI_EXEC_CMD, + AMD_SPI_EXEC_CMD); + return 0; + case AMD_SPI_V2: + /* Trigger the command execution */ + amd_spi_setclear_reg8(amd_spi, AMD_SPI_CMD_TRIGGER_REG, + AMD_SPI_TRIGGER_CMD, AMD_SPI_TRIGGER_CMD); + return 0; + default: + return -ENODEV; + } } static int amd_spi_master_setup(struct spi_device *spi) @@ -190,6 +237,9 @@ static inline int amd_spi_fifo_xfer(struct amd_spi *amd_spi, message->actual_length = tx_len + rx_len + 1; /* complete the transaction */ message->status = 0; + + if (amd_spi->version == AMD_SPI_V2) + amd_spi_clear_chip(amd_spi, message->spi->chip_select); spi_finalize_current_message(master); return 0; @@ -235,6 +285,8 @@ static int amd_spi_probe(struct platform_device *pdev) } dev_dbg(dev, "io_remap_address: %p\n", amd_spi->io_remap_addr); + amd_spi->version = (enum amd_spi_versions) device_get_match_data(dev); + /* Initialize the spi_master fields */ master->bus_num = 0; master->num_chipselect = 4; @@ -260,7 +312,8 @@ static int amd_spi_probe(struct platform_device *pdev) #ifdef CONFIG_ACPI static const struct acpi_device_id spi_acpi_match[] = { - { "AMDI0061", 0 }, + { "AMDI0061", AMD_SPI_V1 }, + { "AMDI0062", AMD_SPI_V2 }, {}, }; MODULE_DEVICE_TABLE(acpi, spi_acpi_match); @@ -269,7 +322,7 @@ MODULE_DEVICE_TABLE(acpi, spi_acpi_match); static struct platform_driver amd_spi_driver = { .driver = { .name = "amd_spi", - .acpi_match_table = ACPI_PTR(spi_acpi_match), + .acpi_match_table = spi_acpi_match, }, .probe = amd_spi_probe, }; -- 2.35.0