Received: by 2002:a05:6a10:1a4d:0:0:0:0 with SMTP id nk13csp5586005pxb; Mon, 14 Feb 2022 02:43:10 -0800 (PST) X-Google-Smtp-Source: ABdhPJy8H4Qm/0bq1Kr0ajIkzYDgYoVohyaEI5gCgnh+aH0aL13CbRFpiXmzhfLMmjc2laLy7hem X-Received: by 2002:a17:90a:9908:: with SMTP id b8mr13756449pjp.125.1644835390644; Mon, 14 Feb 2022 02:43:10 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1644835390; cv=none; d=google.com; s=arc-20160816; b=XIBjk96Z9nww5L+yPwLnltCwq9kT+9vekm1rKy5dBy16PtFwOohTlF9yr3KKns+h+d ERG/jFiLN0Q4jPtiFHhfRTtSobk3QVTIm0lvAdrQy8kGdzlYWhVSLDRrtavGXBoNHeFQ Sw+hLAkBAaW+mVYFCAmdOojZkBxhTtSLL06q9+mBmTz664fE9zDdmdPEtYtRkLTksoFy e9ss7NWd2j87hog3Rv8r7pWXgR9e4F56SWrnfTioTSwJ6HI4mEIYUmTF2sByMlVdg6XJ Mrxka+EG588IhuWqOv7m1n+lYUQ6BI3GqxRVUgi5RJMZr5aJvLpsXpS2b+hN2goeTINt p9NA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:message-id:date:subject:cc:to:from :dkim-signature; bh=J2KQOLTp6dTypHQ3yNmxkBsSyB1kwzt6QL9gj41Nx0A=; b=RuxV8RNRJEKTTpt6be/r6XrUIkDQG90v9QmCfjsS9XjK2SOEr4odKHXjZQZkX4uCoj 8NfH0ZyknYgug4aWHog8AnG2QTmRFWahduTfjOn1Ddqic+C5RgHpQuppB8w0qPgMrvWL +9SCXG1GZgU64PQodao3ViGEF4v9XfpGk5UUmIyw2ZaeJ5JDJ+pj5uu23G7BQrW4egbt GjOyZXD0FntIH4m+k6GIeHgdNmXPLAfubIgARjBQBIpxLM1Q7kvm7hAURQ9HyyXlMs8D CIUeFQxiruZXG3ABanNYvhEf+qW886Wzkj6QM1YKa6zbVXBRU+fZVLStrlVWXtEI/uei bwMw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=hp8RVjc3; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id u30si16013478pgm.634.2022.02.14.02.42.56; Mon, 14 Feb 2022 02:43:10 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=hp8RVjc3; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S241123AbiBNHBm (ORCPT + 99 others); Mon, 14 Feb 2022 02:01:42 -0500 Received: from mxb-00190b01.gslb.pphosted.com ([23.128.96.19]:54516 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S241111AbiBNHBg (ORCPT ); Mon, 14 Feb 2022 02:01:36 -0500 Received: from alexa-out.qualcomm.com (alexa-out.qualcomm.com [129.46.98.28]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 63FF259A66; Sun, 13 Feb 2022 23:01:20 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; i=@quicinc.com; q=dns/txt; s=qcdkim; t=1644822080; x=1676358080; h=from:to:cc:subject:date:message-id; bh=J2KQOLTp6dTypHQ3yNmxkBsSyB1kwzt6QL9gj41Nx0A=; b=hp8RVjc3qX9IR6Y4TZPWEELd/W/zxLLzON1NDNT8+mK458I8uUHZNpD2 mBxXkuy3kjsJM6hCkExBlffmI0QClo8g/VG4acbuv2IdufInOxWwTb6Qa stCgTntjujdNxYzO4DvlJ+aYnnilgOBpPTfZ//w2EvqViyXmT3Q5cURZ3 o=; Received: from ironmsg07-lv.qualcomm.com ([10.47.202.151]) by alexa-out.qualcomm.com with ESMTP; 13 Feb 2022 23:01:20 -0800 X-QCInternal: smtphost Received: from ironmsg01-blr.qualcomm.com ([10.86.208.130]) by ironmsg07-lv.qualcomm.com with ESMTP/TLS/AES256-SHA; 13 Feb 2022 23:01:18 -0800 X-QCInternal: smtphost Received: from hu-rohiagar-hyd.qualcomm.com (HELO hu-sgudaval-hyd.qualcomm.com) ([10.213.106.138]) by ironmsg01-blr.qualcomm.com with ESMTP; 14 Feb 2022 12:31:16 +0530 Received: by hu-sgudaval-hyd.qualcomm.com (Postfix, from userid 3970568) id DEB494473; Mon, 14 Feb 2022 12:31:15 +0530 (+0530) From: Rohit Agarwal To: agross@kernel.org, bjorn.andersson@linaro.org, robh+dt@kernel.org Cc: linux-arm-msm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Rohit Agarwal Subject: [PATCH 5/8] ARM: dts: qcom: sdx65: Add support for A7 PLL clock Date: Mon, 14 Feb 2022 12:31:09 +0530 Message-Id: <1644822069-27513-1-git-send-email-quic_rohiagar@quicinc.com> X-Mailer: git-send-email 2.7.4 X-Spam-Status: No, score=-4.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, RCVD_IN_DNSWL_MED,SPF_HELO_NONE,SPF_NONE,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On SDX65 there is a separate A7 PLL which is used to provide high frequency clock to the Cortex A7 CPU via a MUX. Signed-off-by: Rohit Agarwal --- arch/arm/boot/dts/qcom-sdx65.dtsi | 8 ++++++++ 1 file changed, 8 insertions(+) diff --git a/arch/arm/boot/dts/qcom-sdx65.dtsi b/arch/arm/boot/dts/qcom-sdx65.dtsi index 556a2e3..2900ffe 100644 --- a/arch/arm/boot/dts/qcom-sdx65.dtsi +++ b/arch/arm/boot/dts/qcom-sdx65.dtsi @@ -125,6 +125,14 @@ <0x17802000 0x1000>; }; + a7pll: clock@17808000 { + compatible = "qcom,sdx65-a7pll"; + reg = <0x17808000 0x1000>; + clocks = <&rpmhcc RPMH_CXO_CLK>; + clock-names = "bi_tcxo"; + #clock-cells = <0>; + }; + timer@17820000 { #address-cells = <1>; #size-cells = <1>; -- 2.7.4