Received: by 2002:a05:6a10:1a4d:0:0:0:0 with SMTP id nk13csp6364176pxb; Tue, 15 Feb 2022 00:20:16 -0800 (PST) X-Google-Smtp-Source: ABdhPJxhGZaU+6s+5uANm6grG93wcH1mUIbc3PwfZgi75xzbsDcTcS5IkUVKI4/r9Jei+SBn5EzZ X-Received: by 2002:a05:6402:280f:: with SMTP id h15mr2772331ede.113.1644913216453; Tue, 15 Feb 2022 00:20:16 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1644913216; cv=none; d=google.com; s=arc-20160816; b=Jx3D649CRHG7TAsF53kGmzqat83EQ2cLEdZ1dMj9TPDHMv29PxSZBP6w7H8TAsQcZN lhk8nqdM1XU+O1SfS7ycCUCU70U3BkAhqUslRXlYHhiyLlR4HbSQlhbswKIvw50zjjBp S6cCyc7ZbOENR7jHP6Eh6je1VfvWfMMKARdvHHGeVVeiwQLIjXawzylM9/+KJ9e74XWt I2n+/lHirt9KL6aydaaQ7xPbKbxcHeTWfvQDtUiCWYQnWEUI+NRPhldvmhwLLV8nxGzk crkplMPDx7ezC6lar8mYg3XzLaSCI6EgBYbl9aC07ybLWVCG2F0wy4sDKznWG8hgqcUT Mc8A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=dykfGVy31GQYAlZbL0i8dvMAg2wylT8KxTuqrJeu/7M=; b=S+h0DBO5a6rLW3a6SB6wE5MZzUo6kTHOZCkBeC9B6W/ILdYfkHMovKA9iZK6yxEtmf 9fVfL3VQCTr0nB+lzOp3sQyRJ6Ck2i5/VVFLiumQgPJKrwf1MWFfTxqYO2E4ymyZ/hD0 jwgnJvD2ynarl8z34i/BgLX6GcxakAEJ088NGNFytqFrf1qroYGicbUgk8gGsl314sgR 0uV3oUZuLY89orY8OKdJ8n+9DjodG0amBYieGreNtqXVqWlwAAdreCEH/o/iVQr5Xfbg o0eNz9ivaCAY6+VEbWd+6HmmTBv72SP/6t4tOBLovMnXjipz8MCTzLiJIDrNPP/HV5qz quCA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b="e/vuIb1t"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id hp33si29021461ejc.663.2022.02.15.00.19.50; Tue, 15 Feb 2022 00:20:16 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b="e/vuIb1t"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234704AbiBOH6V (ORCPT + 99 others); Tue, 15 Feb 2022 02:58:21 -0500 Received: from mxb-00190b01.gslb.pphosted.com ([23.128.96.19]:48722 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229850AbiBOH6U (ORCPT ); Tue, 15 Feb 2022 02:58:20 -0500 Received: from mga18.intel.com (mga18.intel.com [134.134.136.126]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id DE50913D30; Mon, 14 Feb 2022 23:58:10 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1644911890; x=1676447890; h=from:to:cc:subject:date:message-id:mime-version: content-transfer-encoding; bh=J2aPIxHkPt7CQ39Q+4Y+kmdrTWxBvdaiEZS2aBpap2A=; b=e/vuIb1tdkKMEOdMSdPUsncrGuY3pungxMsNc/ECSoZcHrWZGefPvfe6 Zs96DpE68GYg90P/S1b3DzW4uyBlTyDxkUNRMrAjOU95SDYaHLYcPOfF/ Pst57rCEjB9CGF42f7dazjLmjTq1g72XnEe2QxjnOAaDjGJQdRvJdwOKU EONX/ZwvwjPsbno9UhgYYeo7RYb6ctXzoVdT53f6mXCi78XpHdSQO1D0Z ffnqWS1ldEd6BLt46YoDLe+1ZR/XqfttijaR8JIohSZRlAjPE4pS2nKOJ mX30hQFq3nSZe3iZw5t+HVdnKG+IhQKkXV60Y8VzwVnywjqf/wd6VHKHe g==; X-IronPort-AV: E=McAfee;i="6200,9189,10258"; a="233820899" X-IronPort-AV: E=Sophos;i="5.88,370,1635231600"; d="scan'208";a="233820899" Received: from orsmga006.jf.intel.com ([10.7.209.51]) by orsmga106.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 14 Feb 2022 23:58:10 -0800 X-IronPort-AV: E=Sophos;i="5.88,370,1635231600"; d="scan'208";a="496867207" Received: from twinkler-lnx.jer.intel.com ([10.12.91.43]) by orsmga006-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 14 Feb 2022 23:58:08 -0800 From: Tomas Winkler To: Greg Kroah-Hartman Cc: Alexander Usyskin , Vitaly Lubart , linux-kernel@vger.kernel.org, stable@vger.kernel.org, Tomas Winkler Subject: [char-misc 1/4] mei: me: disable driver on the ign firmware Date: Tue, 15 Feb 2022 09:57:45 +0200 Message-Id: <20220215075748.264195-1-tomas.winkler@intel.com> X-Mailer: git-send-email 2.34.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.2 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,SPF_HELO_NONE, SPF_NONE,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Alexander Usyskin Add a quirk to disable MEI interface on Intel PCH Ignition (IGN) as the IGN firmware doesn't support the protocol. Cc: Signed-off-by: Alexander Usyskin Signed-off-by: Tomas Winkler --- drivers/misc/mei/hw-me-regs.h | 1 + drivers/misc/mei/hw-me.c | 23 ++++++++++++----------- 2 files changed, 13 insertions(+), 11 deletions(-) diff --git a/drivers/misc/mei/hw-me-regs.h b/drivers/misc/mei/hw-me-regs.h index 67bb6a25fd0a..888c27bc3f1a 100644 --- a/drivers/misc/mei/hw-me-regs.h +++ b/drivers/misc/mei/hw-me-regs.h @@ -120,6 +120,7 @@ #define PCI_CFG_HFS_2 0x48 #define PCI_CFG_HFS_3 0x60 # define PCI_CFG_HFS_3_FW_SKU_MSK 0x00000070 +# define PCI_CFG_HFS_3_FW_SKU_IGN 0x00000000 # define PCI_CFG_HFS_3_FW_SKU_SPS 0x00000060 #define PCI_CFG_HFS_4 0x64 #define PCI_CFG_HFS_5 0x68 diff --git a/drivers/misc/mei/hw-me.c b/drivers/misc/mei/hw-me.c index d3a6c0728645..fbc4c9581864 100644 --- a/drivers/misc/mei/hw-me.c +++ b/drivers/misc/mei/hw-me.c @@ -1405,16 +1405,16 @@ static bool mei_me_fw_type_sps_4(const struct pci_dev *pdev) .quirk_probe = mei_me_fw_type_sps_4 /** - * mei_me_fw_type_sps() - check for sps sku + * mei_me_fw_type_sps_ign() - check for sps or ign sku * - * Read ME FW Status register to check for SPS Firmware. - * The SPS FW is only signaled in pci function 0 + * Read ME FW Status register to check for SPS or IGN Firmware. + * The SPS/IGN FW is only signaled in pci function 0 * * @pdev: pci device * - * Return: true in case of SPS firmware + * Return: true in case of SPS/IGN firmware */ -static bool mei_me_fw_type_sps(const struct pci_dev *pdev) +static bool mei_me_fw_type_sps_ign(const struct pci_dev *pdev) { u32 reg; u32 fw_type; @@ -1427,14 +1427,15 @@ static bool mei_me_fw_type_sps(const struct pci_dev *pdev) dev_dbg(&pdev->dev, "fw type is %d\n", fw_type); - return fw_type == PCI_CFG_HFS_3_FW_SKU_SPS; + return fw_type == PCI_CFG_HFS_3_FW_SKU_IGN || + fw_type == PCI_CFG_HFS_3_FW_SKU_SPS; } #define MEI_CFG_KIND_ITOUCH \ .kind = "itouch" -#define MEI_CFG_FW_SPS \ - .quirk_probe = mei_me_fw_type_sps +#define MEI_CFG_FW_SPS_IGN \ + .quirk_probe = mei_me_fw_type_sps_ign #define MEI_CFG_FW_VER_SUPP \ .fw_ver_supported = 1 @@ -1535,7 +1536,7 @@ static const struct mei_cfg mei_me_pch12_sps_cfg = { MEI_CFG_PCH8_HFS, MEI_CFG_FW_VER_SUPP, MEI_CFG_DMA_128, - MEI_CFG_FW_SPS, + MEI_CFG_FW_SPS_IGN, }; /* Cannon Lake itouch with quirk for SPS 5.0 and newer Firmware exclusion @@ -1545,7 +1546,7 @@ static const struct mei_cfg mei_me_pch12_itouch_sps_cfg = { MEI_CFG_KIND_ITOUCH, MEI_CFG_PCH8_HFS, MEI_CFG_FW_VER_SUPP, - MEI_CFG_FW_SPS, + MEI_CFG_FW_SPS_IGN, }; /* Tiger Lake and newer devices */ @@ -1562,7 +1563,7 @@ static const struct mei_cfg mei_me_pch15_sps_cfg = { MEI_CFG_FW_VER_SUPP, MEI_CFG_DMA_128, MEI_CFG_TRC, - MEI_CFG_FW_SPS, + MEI_CFG_FW_SPS_IGN, }; /* -- 2.34.1