Received: by 2002:a05:6a10:7420:0:0:0:0 with SMTP id hk32csp982438pxb; Wed, 16 Feb 2022 08:24:24 -0800 (PST) X-Google-Smtp-Source: ABdhPJyENcpxZFHGZUpqC8RoQ0qHIWt4jaRsrdr0Kcllvk23RHWf6HRbFPBloa1Nm0mngcxi9zYF X-Received: by 2002:a05:6402:3486:b0:409:8ed0:9340 with SMTP id v6-20020a056402348600b004098ed09340mr3789310edc.255.1645028664628; Wed, 16 Feb 2022 08:24:24 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1645028664; cv=none; d=google.com; s=arc-20160816; b=yq1McGZ5so4uLpMy+vHeTwp3kqpF6eVwxiZWB/9YT5dT/TSZIxSUqGWhaNK7qxBpzA CkIUxGo6opPIUf0csdni9FXWo3fE1RwG4+InPJsT44Cjvo7Hq1J6IskFKXhD6+fTs9XT t0lC8g5bd1g3vITSUQSvk5OXJ5nrZXYbA4z2i6Lob7oezwvfhQ4W5JRdQMVMnlBdLbN8 p8KYfz3/NpmlIiZWW/WXQaD3OaZw0rNZzYuOhhv377fcfS/5/YGoX8I3+ef0mqx0TXlW tutTq09mJcJLY1r6VVCi5moJEB4fPfcfkXfitnm2LNTB+PuH6nRXZ7Qpwn/hO+pmkcV5 OrMQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=O9k/yQAYZWUMN2ZoBcK31OA3NZhYMAd6dp8JhsZaFCk=; b=cFgykw/TJ/5malAUOxxgWwsGfh6zvsqe5AQxxcD21DDylARJxokEDcVXm5fXoxrf/Z 2CyPPoXe2zkH2mYAelRnips1iwE0/DTZBW7CuaKryulMej9odVxY85eFA1EuJybBViag smGPyadJwaXjgSqVCLxfLDGteF6oyuypekoII7fWobljHJdaokS9f8NdLoP01F2zCDeH kREIWN+GPWPKsqPtRFgqlkIHtOqg3BIy6cDoqWE6FORiy2pIfwNlcrmMZMgZUQXZbJFW z6t196675IWbIRy1SzQU5vkDytjxPlOFsgmGDA7QFeygSMJB9m6txP4ad8vkwMXM7GjC imuA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@collabora.com header.s=mail header.b=nOy1npbj; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=collabora.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id d5si2166363edm.342.2022.02.16.08.24.01; Wed, 16 Feb 2022 08:24:24 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@collabora.com header.s=mail header.b=nOy1npbj; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=collabora.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233643AbiBPNSU (ORCPT + 99 others); Wed, 16 Feb 2022 08:18:20 -0500 Received: from mxb-00190b01.gslb.pphosted.com ([23.128.96.19]:35766 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233871AbiBPNRZ (ORCPT ); Wed, 16 Feb 2022 08:17:25 -0500 Received: from bhuna.collabora.co.uk (bhuna.collabora.co.uk [IPv6:2a00:1098:0:82:1000:25:2eeb:e3e3]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id E310B366B4; Wed, 16 Feb 2022 05:17:11 -0800 (PST) Received: from [127.0.0.1] (localhost [127.0.0.1]) (Authenticated sender: tonyk) with ESMTPSA id C83071F44173 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1645017430; bh=2X/g0tIuZybAnPxBg4ktyXlk4Xt05iylNkFMZSJoeUQ=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=nOy1npbjFjzIwcfoPGWbvOp7dcRN8Yx6lWpyV8883l5Rx9uQ11WHkDRl6zLq+1Muu QoN6UrmKIz9dvk4mVXmh6FsvwcESNAdTZRnLa89jW7cbIioblnwwdgf2hbAcJrgFZG ptakkaX9Qdd5dZCXTkWACfeBP1LobHAISnXWUbZq/8H3oczzRr9ymPxDAu83a+xadd bAoeP9nfP2lMp7Dd7stFK7biXn6LI71YjwbscfsbFkxPO4dbGAH4/bI/Tp0KpGz5lZ CG7ez6NAnwVdj0EFj4kBeRyik5aVjKNZNKYT4so4GjY0EVD/iYHE6YqneIzOe3d3SA Il3GQsbY3zkwg== From: =?UTF-8?q?Andr=C3=A9=20Almeida?= To: Sanjay R Mehta , Mark Brown , linux-spi@vger.kernel.org, linux-kernel@vger.kernel.org, kernel@collabora.com, Stephen Rothwell Cc: =?UTF-8?q?Andr=C3=A9=20Almeida?= Subject: [PATCH v3 3/3] spi: amd: Add support for version AMDI0062 Date: Wed, 16 Feb 2022 10:16:38 -0300 Message-Id: <20220216131638.65472-4-andrealmeid@collabora.com> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220216131638.65472-1-andrealmeid@collabora.com> References: <20220216131638.65472-1-andrealmeid@collabora.com> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,SPF_HELO_PASS,SPF_PASS, T_SCC_BODY_TEXT_LINE,UNPARSEABLE_RELAY autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support for the AMD SPI controller version AMDI0062. Do this in a modular way where's easy to add new versions. Signed-off-by: André Almeida --- drivers/spi/spi-amd.c | 79 ++++++++++++++++++++++++++++++++++++++----- 1 file changed, 70 insertions(+), 9 deletions(-) diff --git a/drivers/spi/spi-amd.c b/drivers/spi/spi-amd.c index 417ce14a21c6..cba6a4486c24 100644 --- a/drivers/spi/spi-amd.c +++ b/drivers/spi/spi-amd.c @@ -19,6 +19,10 @@ #define AMD_SPI_FIFO_CLEAR BIT(20) #define AMD_SPI_BUSY BIT(31) +#define AMD_SPI_OPCODE_REG 0x45 +#define AMD_SPI_CMD_TRIGGER_REG 0x47 +#define AMD_SPI_TRIGGER_CMD BIT(7) + #define AMD_SPI_OPCODE_MASK 0xFF #define AMD_SPI_ALT_CS_REG 0x1D @@ -35,9 +39,15 @@ #define AMD_SPI_XFER_TX 1 #define AMD_SPI_XFER_RX 2 +enum amd_spi_versions { + AMD_SPI_V1 = 1, /* AMDI0061 */ + AMD_SPI_V2, /* AMDI0062 */ +}; + struct amd_spi { void __iomem *io_remap_addr; unsigned long io_base_addr; + enum amd_spi_versions version; }; static inline u8 amd_spi_readreg8(struct amd_spi *amd_spi, int idx) @@ -81,14 +91,29 @@ static void amd_spi_select_chip(struct amd_spi *amd_spi, u8 cs) amd_spi_setclear_reg8(amd_spi, AMD_SPI_ALT_CS_REG, cs, AMD_SPI_ALT_CS_MASK); } +static inline void amd_spi_clear_chip(struct amd_spi *amd_spi, u8 chip_select) +{ + amd_spi_writereg8(amd_spi, AMD_SPI_ALT_CS_REG, chip_select & ~AMD_SPI_ALT_CS_MASK); +} + static void amd_spi_clear_fifo_ptr(struct amd_spi *amd_spi) { amd_spi_setclear_reg32(amd_spi, AMD_SPI_CTRL0_REG, AMD_SPI_FIFO_CLEAR, AMD_SPI_FIFO_CLEAR); } -static void amd_spi_set_opcode(struct amd_spi *amd_spi, u8 cmd_opcode) +static int amd_spi_set_opcode(struct amd_spi *amd_spi, u8 cmd_opcode) { - amd_spi_setclear_reg32(amd_spi, AMD_SPI_CTRL0_REG, cmd_opcode, AMD_SPI_OPCODE_MASK); + switch (amd_spi->version) { + case AMD_SPI_V1: + amd_spi_setclear_reg32(amd_spi, AMD_SPI_CTRL0_REG, cmd_opcode, + AMD_SPI_OPCODE_MASK); + return 0; + case AMD_SPI_V2: + amd_spi_writereg8(amd_spi, AMD_SPI_OPCODE_REG, cmd_opcode); + return 0; + default: + return -ENODEV; + } } static inline void amd_spi_set_rx_count(struct amd_spi *amd_spi, u8 rx_count) @@ -104,9 +129,21 @@ static inline void amd_spi_set_tx_count(struct amd_spi *amd_spi, u8 tx_count) static int amd_spi_busy_wait(struct amd_spi *amd_spi) { u32 val; + int reg; + + switch (amd_spi->version) { + case AMD_SPI_V1: + reg = AMD_SPI_CTRL0_REG; + break; + case AMD_SPI_V2: + reg = AMD_SPI_STATUS_REG; + break; + default: + return -ENODEV; + } - return readl_poll_timeout(amd_spi->io_remap_addr + AMD_SPI_CTRL0_REG, - val, !(val & AMD_SPI_BUSY), 20, 2000000); + return readl_poll_timeout(amd_spi->io_remap_addr + reg, val, + !(val & AMD_SPI_BUSY), 20, 2000000); } static int amd_spi_execute_opcode(struct amd_spi *amd_spi) @@ -117,10 +154,20 @@ static int amd_spi_execute_opcode(struct amd_spi *amd_spi) if (ret) return ret; - /* Set ExecuteOpCode bit in the CTRL0 register */ - amd_spi_setclear_reg32(amd_spi, AMD_SPI_CTRL0_REG, AMD_SPI_EXEC_CMD, AMD_SPI_EXEC_CMD); - - return 0; + switch (amd_spi->version) { + case AMD_SPI_V1: + /* Set ExecuteOpCode bit in the CTRL0 register */ + amd_spi_setclear_reg32(amd_spi, AMD_SPI_CTRL0_REG, AMD_SPI_EXEC_CMD, + AMD_SPI_EXEC_CMD); + return 0; + case AMD_SPI_V2: + /* Trigger the command execution */ + amd_spi_setclear_reg8(amd_spi, AMD_SPI_CMD_TRIGGER_REG, + AMD_SPI_TRIGGER_CMD, AMD_SPI_TRIGGER_CMD); + return 0; + default: + return -ENODEV; + } } static int amd_spi_master_setup(struct spi_device *spi) @@ -190,6 +237,17 @@ static inline int amd_spi_fifo_xfer(struct amd_spi *amd_spi, message->actual_length = tx_len + rx_len + 1; /* complete the transaction */ message->status = 0; + + switch (amd_spi->version) { + case AMD_SPI_V1: + break; + case AMD_SPI_V2: + amd_spi_clear_chip(amd_spi, message->spi->chip_select); + break; + default: + return -ENODEV; + } + spi_finalize_current_message(master); return 0; @@ -235,6 +293,8 @@ static int amd_spi_probe(struct platform_device *pdev) } dev_dbg(dev, "io_remap_address: %p\n", amd_spi->io_remap_addr); + amd_spi->version = (enum amd_spi_versions) device_get_match_data(dev); + /* Initialize the spi_master fields */ master->bus_num = 0; master->num_chipselect = 4; @@ -260,7 +320,8 @@ static int amd_spi_probe(struct platform_device *pdev) #ifdef CONFIG_ACPI static const struct acpi_device_id spi_acpi_match[] = { - { "AMDI0061", 0 }, + { "AMDI0061", AMD_SPI_V1 }, + { "AMDI0062", AMD_SPI_V2 }, {}, }; MODULE_DEVICE_TABLE(acpi, spi_acpi_match); -- 2.35.1