Received: by 2002:a05:6a10:7420:0:0:0:0 with SMTP id hk32csp145463pxb; Thu, 17 Feb 2022 00:23:02 -0800 (PST) X-Google-Smtp-Source: ABdhPJyNhUSgSEL8TQWjp3o/pN9hODLeYn89crQHOGFWi/AwhjjEkmez33paTtUC2wybJwydD3jr X-Received: by 2002:a17:90b:314e:b0:1b9:ef8b:d441 with SMTP id ip14-20020a17090b314e00b001b9ef8bd441mr6172847pjb.215.1645086181824; Thu, 17 Feb 2022 00:23:01 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1645086181; cv=none; d=google.com; s=arc-20160816; b=YlGc+XiGPfuEL1rgbWciL1m6ac89ntdLbAXvKsd/UHe+YfZak1SMG00Z1WwAHnOuc+ 4ciuSabXmememSaqBIRWeuSqSsrLVu6Dui+hhL7lIrAikK9czOv6OCiKmOFH6nXKxoae OHRXr7FPg4uIOegMgMQRL79WoQHNnTyxHmh57T6QfMQkU5GLKCnMhTrgSMItaetQ1SEC Qtgwl7mshxbS3t2FJxqgIVlMMAc9iKE89b/v0KFrON/fFIA0TJMwIT5Makp5orwVdCRr V4B0NlzNMOMw1vBM+jtWR/aWymXsLykOnyWVDfACnN1KxtcNO0BtqcHmUUMSQqvzSnQT jB7Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from; bh=RrdXphg01VcSlLDvnK7fYGSyxS0pvlfr6wBpVBDG+jY=; b=K3NjydAbEsD3UtxnnmoExg/csgAJV+3ZbSMhGUNi1Eeox13xxZC16fCCzInuivvopk JydhRTLcBjerfoXKrW0yNx6e/l8qhdiCFYLFqrR3+S2Wd1kLFjRQglxb8UU0oJvH+X7u LC+rOuSu8ctS6ybedugFDKxcVNYiHEg2kg2PFnFs3DeN+zIzwzknXcuixNxiDXvoyGL6 YYsvc0/yq+lIwUX2W9PpMm8WPe9/liB8nK0vI/pzhSTlkvYZJnbFXpIvWcl/uE0cIQm2 MW78zHtFD3DzVxKU8jvSt5sJfREycIXVI0663slvCpUIb4a5gJOXRvIWT5e5J5NE5ayg lg6A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id s22si8285553pgh.253.2022.02.17.00.22.45; Thu, 17 Feb 2022 00:23:01 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235756AbiBQGtK (ORCPT + 99 others); Thu, 17 Feb 2022 01:49:10 -0500 Received: from mxb-00190b01.gslb.pphosted.com ([23.128.96.19]:60412 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229984AbiBQGtK (ORCPT ); Thu, 17 Feb 2022 01:49:10 -0500 X-Greylist: delayed 904 seconds by postgrey-1.37 at lindbergh.monkeyblade.net; Wed, 16 Feb 2022 22:48:56 PST Received: from mail-sz.amlogic.com (mail-sz.amlogic.com [211.162.65.117]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 4C25625D261; Wed, 16 Feb 2022 22:48:56 -0800 (PST) Received: from droid11-sz.amlogic.com (10.28.8.21) by mail-sz.amlogic.com (10.28.11.5) with Microsoft SMTP Server id 15.1.2176.2; Thu, 17 Feb 2022 14:33:50 +0800 From: Liang Yang To: Miquel Raynal , CC: Liang Yang , Rob Herring , Richard Weinberger , Vignesh Raghavendra , Jerome Brunet , Neil Armstrong , Martin Blumenstingl , Kevin Hilman , Jianxin Pan , Victor Wan , XianWei Zhao , Kelvin Zhang , BiChao Zheng , YongHui Yu , , , , Subject: [PATCH RESEND v2 0/2] refine the NFC clock framework Date: Thu, 17 Feb 2022 14:33:44 +0800 Message-ID: <20220217063346.21691-1-liang.yang@amlogic.com> X-Mailer: git-send-email 2.34.1 MIME-Version: 1.0 Content-Transfer-Encoding: 7BIT Content-Type: text/plain; charset=US-ASCII X-Originating-IP: [10.28.8.21] X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00,SPF_HELO_NONE, SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Background firstly, EMMC and NAND has the same clock control register named 'SD_EMMC_CLOCK' which is defined in EMMC port internally. bit0~5 of 'SD_EMMC_CLOCK' is the divider and bit6~7 is the mux for fix pll and xtal. Previously a common MMC sub clock framework is implemented and shared by EMMC and NAND, but that is coupling the EMMC and NAND, although EMMC and NAND is mutually exclusive. see the link: [https://lore.kernel.org/all/1jy23226sa.fsf@starbuckisacylon.baylibre.com/] Now we plan to abandon common mmc sub clock framework and recovery the series. Changes since v1 [2] - use clk_parent_data instead of parent_names - define a reg resource instead of sd_emmc_c_clkc [1] https://lore.kernel.org/r/20220106033130.37623-1-liang.yang@amlogic.com https://lore.kernel.org/r/20220106032504.23310-1-liang.yang@amlogic.com Liang Yang (2): mtd: rawnand: meson: discard the common MMC sub clock framework dt-bindings: nand: meson: refine Amlogic NAND controller driver .../bindings/mtd/amlogic,meson-nand.txt | 60 ---------- .../bindings/mtd/amlogic,meson-nand.yaml | 70 ++++++++++++ drivers/mtd/nand/raw/meson_nand.c | 107 ++++++++++-------- 3 files changed, 131 insertions(+), 106 deletions(-) delete mode 100644 Documentation/devicetree/bindings/mtd/amlogic,meson-nand.txt create mode 100644 Documentation/devicetree/bindings/mtd/amlogic,meson-nand.yaml -- 2.34.1