Received: by 2002:a05:6a10:7420:0:0:0:0 with SMTP id hk32csp3599619pxb; Mon, 21 Feb 2022 01:27:15 -0800 (PST) X-Google-Smtp-Source: ABdhPJzdfwiQ/4GxZw3QPjDQ+bBT/6q/ubLHYBRUcuVTgxJjmaL0QP4kAos0WT19EI9t9x2J1/V4 X-Received: by 2002:a62:8c8f:0:b0:4cf:4c5:b2ad with SMTP id m137-20020a628c8f000000b004cf04c5b2admr19304390pfd.71.1645435635441; Mon, 21 Feb 2022 01:27:15 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1645435635; cv=none; d=google.com; s=arc-20160816; b=RiEDv/PNgcK+vCFUxDCdLkpzHckWUXU2x90RRrr1XaY/969PRpv9Fraci7jZYz+zeR 2CHdm26bPqAzfqWWp5XBIcDEtPBwa9bAMkYMnB8nQC8BOy+r9wkVuLRNZTZR5MbgHbOE cQWeWy2zt+jGgQ6HUwRqRsWXX060KSi5nwOaa0EAUylAv9LwE8tWO+x35a76w00Clea0 XqGrYHg2nxkEY0wQnKhjB8a2NDFjAD47DHpaH0hncOsxU8P6SUG8SgizjEfK9TIGeF2J YXuMcnYCdlIMB9MmMjkQUZtKB7FQSqYGqRxMxnMR3s0jv6Lr8nOrqGbKWafBgqJOgoZ8 Yeqw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from:dkim-signature; bh=qTdBqK/wk3XPj6YIH+4a3yNFkD3UU5gHt0you21im4M=; b=F9EtZ0D/qVsAp+gZMqxoKyM0KSa1CRo58slCqK4UW33ErIgoQm6t6aQXAw8LGKqozv 6wBaOQvWX/03GNZ2DBiEcMcxetRshMeb4LDAD3lMSPyR+z6DunPSfe2UADrg1LcHsjw1 pMcqWmQVgzls6Vhc3vtR3GMbEzCDyp5Uk5shpW7vV6nkiW4O5pPeIRTdcbsNBdiRTul3 h6zfDBpUcF7+EASaI30ebeQKaQQIgWTZOex8VTieRUNarI69L+UbvWEKi6tkuhiND1p4 Py2UyGgnV1iNPATVGU3BiyS0Tg15OTlaitKS6z9WTCA5o4pX/qMtPRhnq9axvZqexM4Y 7qVw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=n3EmGSx3; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id x15si31597067plg.314.2022.02.21.01.27.01; Mon, 21 Feb 2022 01:27:15 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=n3EmGSx3; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1344397AbiBUFXd (ORCPT + 99 others); Mon, 21 Feb 2022 00:23:33 -0500 Received: from mxb-00190b01.gslb.pphosted.com ([23.128.96.19]:49026 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1344377AbiBUFXb (ORCPT ); Mon, 21 Feb 2022 00:23:31 -0500 Received: from alexa-out.qualcomm.com (alexa-out.qualcomm.com [129.46.98.28]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 6057BEA5; Sun, 20 Feb 2022 21:23:09 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; i=@quicinc.com; q=dns/txt; s=qcdkim; t=1645420989; x=1676956989; h=from:to:cc:subject:date:message-id:in-reply-to: references; bh=qTdBqK/wk3XPj6YIH+4a3yNFkD3UU5gHt0you21im4M=; b=n3EmGSx3MQmcU0+5Ti3Ymkkr+WU2Wy02eEWeiof0ezCFWs6OQ9k6eSzW DTv5B3ToBeAFhFW/A3DQ/y2a4THxpYH94qSXhvtE7s/5PaudKlQS6SpY0 XxzYCXC2O9ZAhGAPldGiSHOOYVK7KanvV73/jFEnYCni/90WHRbow7UlJ w=; Received: from ironmsg08-lv.qualcomm.com ([10.47.202.152]) by alexa-out.qualcomm.com with ESMTP; 20 Feb 2022 21:23:09 -0800 X-QCInternal: smtphost Received: from ironmsg02-blr.qualcomm.com ([10.86.208.131]) by ironmsg08-lv.qualcomm.com with ESMTP/TLS/AES256-SHA; 20 Feb 2022 21:23:07 -0800 X-QCInternal: smtphost Received: from hu-rohiagar-hyd.qualcomm.com (HELO hu-sgudaval-hyd.qualcomm.com) ([10.213.106.138]) by ironmsg02-blr.qualcomm.com with ESMTP; 21 Feb 2022 10:52:55 +0530 Received: by hu-sgudaval-hyd.qualcomm.com (Postfix, from userid 3970568) id B1FF746C2; Mon, 21 Feb 2022 10:52:54 +0530 (+0530) From: Rohit Agarwal To: agross@kernel.org, bjorn.andersson@linaro.org, mturquette@baylibre.com, sboyd@kernel.org, robh+dt@kernel.org, jassisinghbrar@gmail.com, manivannan.sadhasivam@linaro.org Cc: linux-arm-msm@vger.kernel.org, linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Rohit Agarwal Subject: [PATCH v3 5/7] ARM: dts: qcom: sdx65: Add support for A7 PLL clock Date: Mon, 21 Feb 2022 10:52:31 +0530 Message-Id: <1645420953-21176-6-git-send-email-quic_rohiagar@quicinc.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1645420953-21176-1-git-send-email-quic_rohiagar@quicinc.com> References: <1645420953-21176-1-git-send-email-quic_rohiagar@quicinc.com> X-Spam-Status: No, score=-4.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, RCVD_IN_DNSWL_MED,SPF_HELO_NONE,SPF_NONE,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On SDX65 there is a separate A7 PLL which is used to provide high frequency clock to the Cortex A7 CPU via a MUX. Signed-off-by: Rohit Agarwal --- arch/arm/boot/dts/qcom-sdx65.dtsi | 8 ++++++++ 1 file changed, 8 insertions(+) diff --git a/arch/arm/boot/dts/qcom-sdx65.dtsi b/arch/arm/boot/dts/qcom-sdx65.dtsi index 653df15..0219445 100644 --- a/arch/arm/boot/dts/qcom-sdx65.dtsi +++ b/arch/arm/boot/dts/qcom-sdx65.dtsi @@ -125,6 +125,14 @@ <0x17802000 0x1000>; }; + a7pll: clock@17808000 { + compatible = "qcom,sdx65-a7pll"; + reg = <0x17808000 0x1000>; + clocks = <&rpmhcc RPMH_CXO_CLK>; + clock-names = "bi_tcxo"; + #clock-cells = <0>; + }; + timer@17820000 { #address-cells = <1>; #size-cells = <1>; -- 2.7.4