Received: by 2002:a05:6a10:7420:0:0:0:0 with SMTP id hk32csp3615240pxb; Mon, 21 Feb 2022 01:53:53 -0800 (PST) X-Google-Smtp-Source: ABdhPJxDku2+mPaGi8+LqDJ1gJG2WbThH0o4uDWzL8MmCNV7yMFiUp9B60rimj1lv7OMgSVHGLve X-Received: by 2002:a17:90a:c90d:b0:1bb:f3c8:3a67 with SMTP id v13-20020a17090ac90d00b001bbf3c83a67mr10946158pjt.133.1645437233556; Mon, 21 Feb 2022 01:53:53 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1645437233; cv=none; d=google.com; s=arc-20160816; b=dD2Iwxb2Q0Im+Ox5atHozvPerZBDSj+hxQc4oibE85m3H2kr7FoEKXuPuAuG3/u3/f bMZ5iRlissz329J3D0lZOCTHzWKk0f9q2Umhzg0LFi2OuT3NlGBlvBKwDviiJw9rW8EV q3s8Ys9DJ7OmJdPLqJmdf+XxKWn4XWGGPIrWJ9ll/bp6cAsqDKDd/D4JjbYQH+5X58ib j4ftFZ1qX85M7SPQQsG8mBz9nxs9RxyWFUQd6AjpUOcV+pblfB75KWqTYeBDeC0vJTxt BFmrZzYhq7UfTAJHEoRAJMmvgUjlrSGzsqQE5DFZICT+dkzt+uzkezJTooWc4fxoO85c q7UA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to:from :references:cc:to:content-language:subject:user-agent:mime-version :date:message-id:dkim-signature; bh=StWvY7rx9c/UKNsbC0bY7XQZaNNooBHW/CMpMoC4kqY=; b=SJEzUcFwqupXWzt6iMd7mlkrKlhoamIGtxhIzVUP7jFx3Ubmj7lJVEPUIcgQ9LeDf6 Krv2Mgwdsc+Zq4GCxKt9er2FMJlktUYll+e/A9656zUWKaewwjIPbviMIxAR4xZuSYgN UXW6Eaic68vCP8ekZYvjmwexa5kw84QwC0/Eljh8FFe6cBDBntzu25sZn4ZePVbmeUYL XIoZT67um4LvnSW/erGGnZSWNb0p2yGo09+3WmfjuffLLL+vU0XodXN9jUQkeWjaO9aD 5Av5LkZ29ycH2kW7spYEn/8u61M44qtbP2IE+4pMQxTYkhYujiE4I1d9FLl+Tub1ITb/ +mdQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=nhO6XgGE; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id c11si18708919pls.456.2022.02.21.01.53.40; Mon, 21 Feb 2022 01:53:53 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=nhO6XgGE; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S245729AbiBUCLp (ORCPT + 99 others); Sun, 20 Feb 2022 21:11:45 -0500 Received: from mxb-00190b01.gslb.pphosted.com ([23.128.96.19]:46364 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S245727AbiBUCLk (ORCPT ); Sun, 20 Feb 2022 21:11:40 -0500 Received: from mail-lj1-x22d.google.com (mail-lj1-x22d.google.com [IPv6:2a00:1450:4864:20::22d]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 243684B405 for ; Sun, 20 Feb 2022 18:11:18 -0800 (PST) Received: by mail-lj1-x22d.google.com with SMTP id t14so12480060ljh.8 for ; Sun, 20 Feb 2022 18:11:18 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=message-id:date:mime-version:user-agent:subject:content-language:to :cc:references:from:in-reply-to:content-transfer-encoding; bh=StWvY7rx9c/UKNsbC0bY7XQZaNNooBHW/CMpMoC4kqY=; b=nhO6XgGEVTLZkc2kgMSlQQZalBbox+T4puQ0bXAMblqRkFPITH340cWuFZqkQbBSCu NhOnlwzex1ptjYru7bVtJz+0ezHV0iV+PUTVNnsGdw7MU7tpCx8G3ya/2q0AMjeSPvke Js+aXH+Q3OlJW8E4J1SmqvukF6daxOmeRfDNc8FyTP4eqOqte7si43HBRRRQLKgB4pzt uHgszG94YDSbh/dVgGahj/pL40HbUU9hue16Lk1CPhy3ADRT5o6h4k6uwG0dAd0+p52l KW7H9Nne/gtqcim+8S/rii2KFbmxHEMSTCiy3+LGi97MORJ49c245kEFPuoESuwocp/G c3ZQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:message-id:date:mime-version:user-agent:subject :content-language:to:cc:references:from:in-reply-to :content-transfer-encoding; bh=StWvY7rx9c/UKNsbC0bY7XQZaNNooBHW/CMpMoC4kqY=; b=yoJwLotpH8/mgzW0BDEXf5mWfK2XzBF+Ykm8Agz7UWSwSALE7WIo3S+5PHpOEbHsOd XQD0u4C1a6bfFShlnTUFe3GjafOQC8rH+YiP7j+RbnOt7b/66az37ay6FwPbXx5Oc+cc 2brC93PoKQ7IqmDqPcDZVtUjdutwanRk3D4unBNBxaT9zCEL3JxIaKp6DgrxzDwMtiYf FIGmbARuI93U1kkGCofPW9KB6clKneDj2ai/SUWRIMS1xiNoq7zr7eevIPmxigEdLASn O9vkv4U1LcngE2G5VbiPb58BEPZ7JGrv/jdGGvGVV7RP3/YKup6TEAGtPDXpZEkYpOOm f88w== X-Gm-Message-State: AOAM5322mjcTfNuEw4sINnYV5pwRNN4Khu4EtfW/QPpZxylfnAqu4Oj6 AV0fpmJxLSKakKKfvgu+G9EcpQ== X-Received: by 2002:a2e:9ad5:0:b0:244:c85f:d546 with SMTP id p21-20020a2e9ad5000000b00244c85fd546mr13557291ljj.303.1645409476413; Sun, 20 Feb 2022 18:11:16 -0800 (PST) Received: from [192.168.1.211] ([37.153.55.125]) by smtp.gmail.com with ESMTPSA id y11sm1125372ljj.69.2022.02.20.18.11.15 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Sun, 20 Feb 2022 18:11:15 -0800 (PST) Message-ID: <977340f4-1a5d-a103-4669-ab0168df8cd6@linaro.org> Date: Mon, 21 Feb 2022 05:11:14 +0300 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:91.0) Gecko/20100101 Thunderbird/91.6.0 Subject: Re: [REPOST PATCH v4 13/13] drm/msm/dsi: Add support for DSC configuration Content-Language: en-GB To: Vinod Koul , Rob Clark Cc: linux-arm-msm@vger.kernel.org, Bjorn Andersson , David Airlie , Daniel Vetter , Jonathan Marek , Abhinav Kumar , linux-kernel@vger.kernel.org, dri-devel@lists.freedesktop.org, freedreno@lists.freedesktop.org References: <20220210103423.271016-1-vkoul@kernel.org> <20220210103423.271016-14-vkoul@kernel.org> From: Dmitry Baryshkov In-Reply-To: <20220210103423.271016-14-vkoul@kernel.org> Content-Type: text/plain; charset=UTF-8; format=flowed Content-Transfer-Encoding: 7bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,NICE_REPLY_A,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 10/02/2022 13:34, Vinod Koul wrote: > When DSC is enabled, we need to configure DSI registers accordingly and > configure the respective stream compression registers. > > Add support to calculate the register setting based on DSC params and > timing information and configure these registers. > > Signed-off-by: Dmitry Baryshkov > Signed-off-by: Vinod Koul > --- > drivers/gpu/drm/msm/dsi/dsi.xml.h | 10 +++ > drivers/gpu/drm/msm/dsi/dsi_host.c | 109 ++++++++++++++++++++++++++++- > 2 files changed, 118 insertions(+), 1 deletion(-) > > diff --git a/drivers/gpu/drm/msm/dsi/dsi.xml.h b/drivers/gpu/drm/msm/dsi/dsi.xml.h > index 49b551ad1bff..c1c85df58c4b 100644 > --- a/drivers/gpu/drm/msm/dsi/dsi.xml.h > +++ b/drivers/gpu/drm/msm/dsi/dsi.xml.h > @@ -706,4 +706,14 @@ static inline uint32_t DSI_VERSION_MAJOR(uint32_t val) > #define REG_DSI_CPHY_MODE_CTRL 0x000002d4 > > > +#define REG_DSI_VIDEO_COMPRESSION_MODE_CTRL 0x0000029c > + > +#define REG_DSI_VIDEO_COMPRESSION_MODE_CTRL2 0x000002a0 > + > +#define REG_DSI_COMMAND_COMPRESSION_MODE_CTRL 0x000002a4 > + > +#define REG_DSI_COMMAND_COMPRESSION_MODE_CTRL2 0x000002a8 > + > +#define REG_DSI_COMMAND_COMPRESSION_MODE_CTRL3 0x000002ac > + > #endif /* DSI_XML */ > diff --git a/drivers/gpu/drm/msm/dsi/dsi_host.c b/drivers/gpu/drm/msm/dsi/dsi_host.c > index 438c80750682..3d8d5a1daaa3 100644 > --- a/drivers/gpu/drm/msm/dsi/dsi_host.c > +++ b/drivers/gpu/drm/msm/dsi/dsi_host.c > @@ -908,6 +908,20 @@ static void dsi_ctrl_config(struct msm_dsi_host *msm_host, bool enable, > dsi_write(msm_host, REG_DSI_CPHY_MODE_CTRL, BIT(0)); > } > > +static int dsi_dsc_update_pic_dim(struct msm_display_dsc_config *dsc, > + int pic_width, int pic_height) > +{ > + if (!dsc || !pic_width || !pic_height) { > + pr_err("DSI: invalid input: pic_width: %d pic_height: %d\n", pic_width, pic_height); > + return -EINVAL; > + } > + > + dsc->drm->pic_width = pic_width; > + dsc->drm->pic_height = pic_height; > + > + return 0; > +} > + > static void dsi_timing_setup(struct msm_dsi_host *msm_host, bool is_bonded_dsi) > { > struct drm_display_mode *mode = msm_host->mode; > @@ -940,7 +954,68 @@ static void dsi_timing_setup(struct msm_dsi_host *msm_host, bool is_bonded_dsi) > hdisplay /= 2; > } > > + if (msm_host->dsc) { > + struct msm_display_dsc_config *dsc = msm_host->dsc; > + > + /* update dsc params with timing params */ > + dsi_dsc_update_pic_dim(dsc, mode->hdisplay, mode->vdisplay); > + DBG("Mode Width- %d x Height %d\n", dsc->drm->pic_width, dsc->drm->pic_height); > + > + /* we do the calculations for dsc parameters here so that > + * panel can use these parameters > + */ > + dsi_populate_dsc_params(dsc); > + > + /* Divide the display by 3 but keep back/font porch and > + * pulse width same > + */ > + h_total -= hdisplay; > + hdisplay /= 3; > + h_total += hdisplay; > + ha_end = ha_start + hdisplay; > + } > + > if (msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) { > + if (msm_host->dsc) { > + struct msm_display_dsc_config *dsc = msm_host->dsc; > + u32 reg, intf_width, slice_per_intf; > + u32 total_bytes_per_intf; > + > + /* first calculate dsc parameters and then program > + * compress mode registers > + */ > + intf_width = hdisplay; > + slice_per_intf = DIV_ROUND_UP(intf_width, dsc->drm->slice_width); > + > + dsc->drm->slice_count = 1; > + dsc->bytes_in_slice = DIV_ROUND_UP(dsc->drm->slice_width * 8, 8); > + total_bytes_per_intf = dsc->bytes_in_slice * slice_per_intf; > + > + dsc->eol_byte_num = total_bytes_per_intf % 3; > + dsc->pclk_per_line = DIV_ROUND_UP(total_bytes_per_intf, 3); > + dsc->bytes_per_pkt = dsc->bytes_in_slice * dsc->drm->slice_count; > + dsc->pkt_per_line = slice_per_intf / dsc->drm->slice_count; > + > + reg = dsc->bytes_per_pkt << 16; > + reg |= (0x0b << 8); /* dtype of compressed image */ > + > + /* pkt_per_line: > + * 0 == 1 pkt > + * 1 == 2 pkt > + * 2 == 4 pkt > + * 3 pkt is not supported > + * above translates to ffs() - 1 > + */ > + reg |= (ffs(dsc->pkt_per_line) - 1) << 6; > + > + dsc->eol_byte_num = total_bytes_per_intf % 3; > + reg |= dsc->eol_byte_num << 4; > + reg |= 1; > + > + dsi_write(msm_host, > + REG_DSI_VIDEO_COMPRESSION_MODE_CTRL, reg); > + } > + > dsi_write(msm_host, REG_DSI_ACTIVE_H, > DSI_ACTIVE_H_START(ha_start) | > DSI_ACTIVE_H_END(ha_end)); > @@ -959,8 +1034,40 @@ static void dsi_timing_setup(struct msm_dsi_host *msm_host, bool is_bonded_dsi) > DSI_ACTIVE_VSYNC_VPOS_START(vs_start) | > DSI_ACTIVE_VSYNC_VPOS_END(vs_end)); > } else { /* command mode */ > + if (msm_host->dsc) { > + struct msm_display_dsc_config *dsc = msm_host->dsc; > + u32 reg, reg_ctrl, reg_ctrl2; > + u32 slice_per_intf, bytes_in_slice, total_bytes_per_intf; > + > + reg_ctrl = dsi_read(msm_host, REG_DSI_COMMAND_COMPRESSION_MODE_CTRL); > + reg_ctrl2 = dsi_read(msm_host, REG_DSI_COMMAND_COMPRESSION_MODE_CTRL2); > + > + slice_per_intf = DIV_ROUND_UP(hdisplay, dsc->drm->slice_width); > + bytes_in_slice = DIV_ROUND_UP(dsc->drm->slice_width * > + dsc->drm->bits_per_pixel, 8); > + dsc->drm->slice_chunk_size = bytes_in_slice; > + total_bytes_per_intf = dsc->bytes_in_slice * slice_per_intf; Should we use dsc->bytes_in_slice or just bytes_in_slice here? > + dsc->pkt_per_line = slice_per_intf / dsc->drm->slice_count; > + > + reg = 0x39 << 8; > + reg |= ffs(dsc->pkt_per_line) << 6; > + > + dsc->eol_byte_num = total_bytes_per_intf % 3; > + reg |= dsc->eol_byte_num << 4; > + reg |= 1; > + > + reg_ctrl |= reg; > + reg_ctrl2 |= bytes_in_slice; > + > + dsi_write(msm_host, REG_DSI_COMMAND_COMPRESSION_MODE_CTRL, reg); > + dsi_write(msm_host, REG_DSI_COMMAND_COMPRESSION_MODE_CTRL2, reg_ctrl2); > + } > + > /* image data and 1 byte write_memory_start cmd */ > - wc = hdisplay * dsi_get_bpp(msm_host->format) / 8 + 1; > + if (!msm_host->dsc) > + wc = hdisplay * dsi_get_bpp(msm_host->format) / 8 + 1; > + else > + wc = mode->hdisplay / 2 + 1; > > dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM0_CTRL, > DSI_CMD_MDP_STREAM0_CTRL_WORD_COUNT(wc) | -- With best wishes Dmitry