Received: by 2002:a05:6a10:7420:0:0:0:0 with SMTP id hk32csp4049084pxb; Mon, 21 Feb 2022 10:56:06 -0800 (PST) X-Google-Smtp-Source: ABdhPJywF70cPJEsW2CRUmeEuoCyHiCWwNMk1jp7jv8UGUMkqsbFe4IvC3cAT1sYJ/15YD3PhL5A X-Received: by 2002:a63:36cd:0:b0:373:9242:1579 with SMTP id d196-20020a6336cd000000b0037392421579mr17099670pga.436.1645469766688; Mon, 21 Feb 2022 10:56:06 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1645469766; cv=none; d=google.com; s=arc-20160816; b=J/6FWH839VaQQ1z/mgqegETdy9h0vm7fdT5bSG0clW+iT3oLwDud5gwkCFwzpz+Qoe qYld33M1v8NzozOL9cmRoOZtxotzsRrygY8vf82pwlA5bFnlnW3XgwFgJ/rmDzdYC8Vc +5Y4faIFbBXiC0nGnapaIJZUJJIyK6oErAyWI/xf2WA8culJ8bw0n/7+UG74sz8Us9MY /9e4cMFclyV75BN5c71/fGwu6k2YKoWrtmJN5aGVmmOqCcuzrKB12hOX4Q6nwUcOPk4E 607GJNwFLbvain1c/URg+zfuqwHFmQSd8Af3z4yh8+1bQYd6jJ5rEqjWU//Jph/inWn0 N2rw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from:dmarc-filter:sender:dkim-signature; bh=f5Unmeyhm4cK+XRCg4ppIecQd+vtpr9nBIIB4xOcEyU=; b=O0f+9OrRMN3oV3OOtL7GWkYW25lc717HzEy07DIl7pOgZwo98DueMNKvmGpihmBVRG u99wwfmVj7sFs1eFYv5H3izEfGL0au7/t/DMRPcJDWJuR1/CLJm0BvtcTuhFvY+Koh1n 7R+SW2BzygtLwmp6B2QlXAoEHREDyL7aPEk2oeFyH3lHIJPmVUfcwXoKHGzmK5lhOypZ FogDCivevOYlLBIjjt2uTxlqMIJMU5uXCEc76GBUvrgdYqn8Mw5qRevGS+UThotJkS5W xrc0Q1NQ8RX6cmXsrwLGKluw3zGSv6N9PjKfKsfvEZIrWblT2ne4YeyplfC+hVqFAybU wHcg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=dIMVU8qP; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id s140si17779228pgs.52.2022.02.21.10.55.49; Mon, 21 Feb 2022 10:56:06 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=dIMVU8qP; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1378143AbiBUOmC (ORCPT + 99 others); Mon, 21 Feb 2022 09:42:02 -0500 Received: from mxb-00190b01.gslb.pphosted.com ([23.128.96.19]:52212 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1378140AbiBUOl4 (ORCPT ); Mon, 21 Feb 2022 09:41:56 -0500 Received: from m43-7.mailgun.net (m43-7.mailgun.net [69.72.43.7]) by lindbergh.monkeyblade.net (Postfix) with UTF8SMTPS id B3C6B304 for ; Mon, 21 Feb 2022 06:41:32 -0800 (PST) DKIM-Signature: a=rsa-sha256; v=1; c=relaxed/relaxed; d=mg.codeaurora.org; q=dns/txt; s=smtp; t=1645454492; h=References: In-Reply-To: Message-Id: Date: Subject: Cc: To: From: Sender; bh=f5Unmeyhm4cK+XRCg4ppIecQd+vtpr9nBIIB4xOcEyU=; b=dIMVU8qPx6U4xjRiuEeXpE3OESifU3SGiAiLWl2opuSZRc230dx+uBIQGlE5SwsDajrezF1p erHSYqQ2pYZO2fTn1nA5Aly7vF/r+pNgrecPuHsoLIf3REhNePk8DB/OIKpe3LR1qXqM0IJI lt9NHbiakM1RUGsP1POXpnsfNeE= X-Mailgun-Sending-Ip: 69.72.43.7 X-Mailgun-Sid: WyI0MWYwYSIsICJsaW51eC1rZXJuZWxAdmdlci5rZXJuZWwub3JnIiwgImJlOWU0YSJd Received: from smtp.codeaurora.org (ec2-35-166-182-171.us-west-2.compute.amazonaws.com [35.166.182.171]) by smtp-out-n07.prod.us-east-1.postgun.com with SMTP id 6213a49c3047cf1c0ab497e5 (version=TLS1.2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256); Mon, 21 Feb 2022 14:41:32 GMT Sender: quic_akhilpo=quicinc.com@mg.codeaurora.org Received: by smtp.codeaurora.org (Postfix, from userid 1001) id A58E5C4363B; Mon, 21 Feb 2022 14:41:31 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net X-Spam-Level: X-Spam-Status: No, score=-1.7 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,HEADER_FROM_DIFFERENT_DOMAINS,RCVD_IN_DNSWL_NONE, RCVD_IN_MSPIKE_H5,RCVD_IN_MSPIKE_WL,SPF_HELO_NONE,SPF_PASS, T_SCC_BODY_TEXT_LINE autolearn=no autolearn_force=no version=3.4.6 Received: from hyd-lnxbld559.qualcomm.com (unknown [202.46.22.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: akhilpo) by smtp.codeaurora.org (Postfix) with ESMTPSA id 1FA8AC4338F; Mon, 21 Feb 2022 14:41:25 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.4.1 smtp.codeaurora.org 1FA8AC4338F Authentication-Results: aws-us-west-2-caf-mail-1.web.codeaurora.org; dmarc=fail (p=none dis=none) header.from=quicinc.com Authentication-Results: aws-us-west-2-caf-mail-1.web.codeaurora.org; spf=fail smtp.mailfrom=quicinc.com From: Akhil P Oommen To: freedreno , dri-devel@lists.freedesktop.org, linux-arm-msm@vger.kernel.org, Rob Clark , OPEN FIRMWARE AND FLATTENED DEVICE TREE BINDINGS , Dmitry Baryshkov , Bjorn Andersson Cc: Abhinav Kumar , Daniel Vetter , David Airlie , Douglas Anderson , Jonathan Marek , Jordan Crouse , Sean Paul , linux-kernel@vger.kernel.org Subject: [PATCH 3/5] drm/msm/a6xx: Add support for 7c3 SKUs Date: Mon, 21 Feb 2022 20:11:00 +0530 Message-Id: <20220221201039.3.I6e89c014eb17f090f716fba662bdd33073920804@changeid> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1645454462-27867-1-git-send-email-quic_akhilpo@quicinc.com> References: <1645454462-27867-1-git-send-email-quic_akhilpo@quicinc.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support for 7c3 SKU detection using speedbin fuse. Signed-off-by: Akhil P Oommen --- drivers/gpu/drm/msm/adreno/a6xx_gpu.c | 15 +++++++++++++++ 1 file changed, 15 insertions(+) diff --git a/drivers/gpu/drm/msm/adreno/a6xx_gpu.c b/drivers/gpu/drm/msm/adreno/a6xx_gpu.c index 17cfad64..f308a3f 100644 --- a/drivers/gpu/drm/msm/adreno/a6xx_gpu.c +++ b/drivers/gpu/drm/msm/adreno/a6xx_gpu.c @@ -1736,6 +1736,18 @@ static u32 a618_get_speed_bin(u32 fuse) return UINT_MAX; } +static u32 adreno_7c3_get_speed_bin(u32 fuse) +{ + if (fuse == 0) + return 0; + else if (fuse == 117) + return 0; + else if (fuse == 190) + return 1; + + return UINT_MAX; +} + static u32 fuse_to_supp_hw(struct device *dev, struct adreno_rev rev, u32 fuse) { u32 val = UINT_MAX; @@ -1743,6 +1755,9 @@ static u32 fuse_to_supp_hw(struct device *dev, struct adreno_rev rev, u32 fuse) if (adreno_cmp_rev(ADRENO_REV(6, 1, 8, ANY_ID), rev)) val = a618_get_speed_bin(fuse); + if (adreno_cmp_rev(ADRENO_REV(6, 3, 5, ANY_ID), rev)) + val = adreno_7c3_get_speed_bin(fuse); + if (val == UINT_MAX) { DRM_DEV_ERROR(dev, "missing support for speed-bin: %u. Some OPPs may not be supported by hardware", -- 2.7.4