Received: by 2002:a05:6a10:7420:0:0:0:0 with SMTP id hk32csp4225605pxb; Mon, 21 Feb 2022 15:19:18 -0800 (PST) X-Google-Smtp-Source: ABdhPJySU4+3Wx0gn501MPQx1xhmkxq/SY6f+dHDnnOd5z+Et0YWK5fhkCevZuZEhyWuYbjkzfQY X-Received: by 2002:a17:902:6806:b0:14f:dc3e:490f with SMTP id h6-20020a170902680600b0014fdc3e490fmr1146618plk.170.1645485558446; Mon, 21 Feb 2022 15:19:18 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1645485558; cv=none; d=google.com; s=arc-20160816; b=LndI+EzwIf9B2UN9119I5eVouwVvsYZrTmyUuXmoesofz7CPsNOn3mxeStBWVNfvg1 Tdarw1Y+gfqu93uf4d7Qe5sgT+tfMQDv1R51mkd0AhHvAkq3Tb7INNIzFLdKZ1Ia/g0V 6LsWG7gLvgGOXuYGNABgEd3XpnhMP7l2C8gn+YDYdyIhLquHRkzVYv8zbNRh8Gcv4rPe k5mhu/Mrs2jGTDK1uJbaLuaaZyGCk1qFRUHhAG6YYefJz/MiJYm8b4xjoidkjt3Bhsyv R0scF+k/ZMZOjqHOaiNd+LvB/rGfvvF4otSwEQGgAfg+sPfp0IXPGyn3A2Xjx/HIlCGj B0nQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:message-id:date:subject:cc:to:from:dmarc-filter :sender:dkim-signature; bh=WhphKfRy9g4NeVDixtg98cLVHh4lJkO88d2PT8ssf/A=; b=Hl4e9VmohqTZizrJVDGHb+TSPA9o3VdRD9s+zsNK86PT4Br9qJcpOua1KtWtIUh6gJ f36e8gIHagTsdl7vEg2hnkMQIBIX8D95GZa1E48i949l+xI02ggKEPXSoy/ZGFNoZIRA iXHkVA0EXExe89BDsu2EsNBpdvWemh4FPOlt0mE0hAtmtogT1q6iSz0oOyZE8oj7ASIi 1LIqKkfU+5+K6+ReAfftzpOixXvyD8qadW3YjFovTEFuW/OzuNSPO8LKRQeexst1NVUi yrwLpveygc1eBrMng8dv/jguLw7VxXH26w6CmM+9aEtgvG25GKhJUmnyeOhqjsAqeGg3 IHQQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=aceTTNHg; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id y8si35420407plg.276.2022.02.21.15.19.03; Mon, 21 Feb 2022 15:19:18 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=aceTTNHg; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229993AbiBUS0o (ORCPT + 99 others); Mon, 21 Feb 2022 13:26:44 -0500 Received: from mxb-00190b01.gslb.pphosted.com ([23.128.96.19]:45664 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230187AbiBUSUo (ORCPT ); Mon, 21 Feb 2022 13:20:44 -0500 Received: from m43-7.mailgun.net (m43-7.mailgun.net [69.72.43.7]) by lindbergh.monkeyblade.net (Postfix) with UTF8SMTPS id 8CCB0215 for ; Mon, 21 Feb 2022 10:13:34 -0800 (PST) DKIM-Signature: a=rsa-sha256; v=1; c=relaxed/relaxed; d=mg.codeaurora.org; q=dns/txt; s=smtp; t=1645467215; h=Message-Id: Date: Subject: Cc: To: From: Sender; bh=WhphKfRy9g4NeVDixtg98cLVHh4lJkO88d2PT8ssf/A=; b=aceTTNHgRbpvVQiM3rl1d6TMwv98gRuFNrMt6M/yqBd2pAwjTsVvhBIcKfQsplhYx7TS1Iwj CqWKZq4yjkE5YkXee4wRjyl9oLK/S8mTKWFvqr7a1ZwGlTrBS/rdEVT+LfuIdQ6gfxFV4y0w wNv+ok+kVQsuQc2LPxIJsgrPOyM= X-Mailgun-Sending-Ip: 69.72.43.7 X-Mailgun-Sid: WyI0MWYwYSIsICJsaW51eC1rZXJuZWxAdmdlci5rZXJuZWwub3JnIiwgImJlOWU0YSJd Received: from smtp.codeaurora.org (ec2-35-166-182-171.us-west-2.compute.amazonaws.com [35.166.182.171]) by smtp-out-n02.prod.us-west-2.postgun.com with SMTP id 6213d64db360e81798bd660b (version=TLS1.2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256); Mon, 21 Feb 2022 18:13:33 GMT Sender: tdas=codeaurora.org@mg.codeaurora.org Received: by smtp.codeaurora.org (Postfix, from userid 1001) id 7EDF3C43618; Mon, 21 Feb 2022 18:13:33 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net X-Spam-Level: X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,RCVD_IN_DNSWL_NONE,RCVD_IN_MSPIKE_H5,RCVD_IN_MSPIKE_WL, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 Received: from hu-tdas-hyd.qualcomm.com (unknown [202.46.22.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: tdas) by smtp.codeaurora.org (Postfix) with ESMTPSA id 27229C4360C; Mon, 21 Feb 2022 18:13:29 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.4.1 smtp.codeaurora.org 27229C4360C Authentication-Results: aws-us-west-2-caf-mail-1.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: aws-us-west-2-caf-mail-1.web.codeaurora.org; spf=fail smtp.mailfrom=codeaurora.org From: Taniya Das To: Stephen Boyd , =?UTF-8?q?Michael=20Turquette=20=C2=A0?= Cc: Rajendra Nayak , linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, Taniya Das Subject: [PATCH v2 1/2] clk: qcom: clk-rcg2: Update logic to calculate D value for RCG Date: Mon, 21 Feb 2022 23:43:21 +0530 Message-Id: <20220221181322.5486-1-tdas@codeaurora.org> X-Mailer: git-send-email 2.17.1 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The display pixel clock has a requirement on certain newer platforms to support M/N as (2/3) and the final D value calculated results in underflow errors. As the current implementation does not check for D value is within the accepted range for a given M & N value. Update the logic to calculate the final D value based on the range. Fixes: 99cbd064b059f ("clk: qcom: Support display RCG clocks") Signed-off-by: Taniya Das --- [v2] * Update the if else check with clamp. * Typecast the f->m to u32. drivers/clk/qcom/clk-rcg2.c | 13 +++++++++++-- 1 file changed, 11 insertions(+), 2 deletions(-) diff --git a/drivers/clk/qcom/clk-rcg2.c b/drivers/clk/qcom/clk-rcg2.c index e1b1b426fae4..3a78a2a16cf8 100644 --- a/drivers/clk/qcom/clk-rcg2.c +++ b/drivers/clk/qcom/clk-rcg2.c @@ -264,7 +264,7 @@ static int clk_rcg2_determine_floor_rate(struct clk_hw *hw, static int __clk_rcg2_configure(struct clk_rcg2 *rcg, const struct freq_tbl *f) { - u32 cfg, mask; + u32 cfg, mask, d_val, not2d_val, n_minus_m; struct clk_hw *hw = &rcg->clkr.hw; int ret, index = qcom_find_src_index(hw, rcg->parent_map, f->src); @@ -283,8 +283,17 @@ static int __clk_rcg2_configure(struct clk_rcg2 *rcg, const struct freq_tbl *f) if (ret) return ret; + /* Calculate 2d value */ + d_val = f->n; + + n_minus_m = f->n - f->m; + n_minus_m *= 2; + + d_val = clamp(d_val, (u32)f->m, n_minus_m); + not2d_val = ~d_val & mask; + ret = regmap_update_bits(rcg->clkr.regmap, - RCG_D_OFFSET(rcg), mask, ~f->n); + RCG_D_OFFSET(rcg), mask, not2d_val); if (ret) return ret; } -- Qualcomm INDIA, on behalf of Qualcomm Innovation Center, Inc.is a member of the Code Aurora Forum, hosted by the Linux Foundation.