Received: by 2002:a05:6a10:9afc:0:0:0:0 with SMTP id t28csp213259pxm; Tue, 22 Feb 2022 09:08:09 -0800 (PST) X-Google-Smtp-Source: ABdhPJwxs+r3zqdB4p0GL30fEUPVsHfCOXqryT95XtSssBHLnZNaRRT4P0S+UmAcz+sgkcmd3HYN X-Received: by 2002:a17:90a:ca16:b0:1bc:16a7:e840 with SMTP id x22-20020a17090aca1600b001bc16a7e840mr5015520pjt.225.1645549689747; Tue, 22 Feb 2022 09:08:09 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1645549689; cv=none; d=google.com; s=arc-20160816; b=iT2csx3oqheyvgzWxNcGkVjQuseX9dmZSqA3HI3Z6LQ8aCc3YNoBU9oRTqji5Ei3a9 awVNvJCDogAz7KW4h22ZhkJg65freiUh/8NX/oh9Kl96+T227SKFi+q+3iwB/hJZ7Tms NPuG9bQTcmY+XwNihOUMgXDiOmHs9IJAd/D4Q+Ap104nIGHd7w5NIxvfiPpHuRoJVLfN VyMNGrKfek4Ky5a4SswOiNsQq4/CFHyffzAlW+ZhFTWqWxdUjUGifQBg8FrZhN1yV6kQ stCbRYzfWB3UChcRQt4OrA+/s42Uf3Suvpdu0NAQQGz8aq57U6A9wKn/51Cgki3L9v2U rVpQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:in-reply-to:content-transfer-encoding :content-disposition:mime-version:references:message-id:subject:cc :to:from:date:dkim-signature; bh=bnbAPnl4oK7/D6LZC3WpM1DhMcsXpsIqxsJ7i3lupJ4=; b=spGbmUrVIjiXZcLT7WOR/1Aymh+g2BDL2Xv72BQw53rpYmLNerV6e3+brXtkwfecet Z1JrLh9PX3yxWNBYHi0a1FGGWXVW4PiZiiOwEF71g3u42FyoaD2YWxw/UYQg/b6EpFjt a9hhO8ARLf8miMl320FKA6mARcCDJCAmYbgYE7miOBnL+CnXPsBg9tJiFLc1r1n/bkS8 qZ2Q12kuUAL8Daz7L2k2eheZnaXd1ai4/x5CoEGEnsk8C/WK22kAZEiCT+iPUX/LU1dj aALmOCwrR+dc7RHkuhbYbV2tYo7nPyw6dh5f8pqRlV0xES5sVhHVR6JKpCKuH36q440w qH+A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=oMrjiGwz; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id e14si13165102pgr.715.2022.02.22.09.07.45; Tue, 22 Feb 2022 09:08:09 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=oMrjiGwz; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233003AbiBVPnA (ORCPT + 99 others); Tue, 22 Feb 2022 10:43:00 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:39080 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231670AbiBVPm6 (ORCPT ); Tue, 22 Feb 2022 10:42:58 -0500 Received: from ams.source.kernel.org (ams.source.kernel.org [145.40.68.75]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id E5FA532ECF; Tue, 22 Feb 2022 07:42:32 -0800 (PST) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ams.source.kernel.org (Postfix) with ESMTPS id 7A7F2B81B2C; Tue, 22 Feb 2022 15:42:31 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id E4EA6C340E8; Tue, 22 Feb 2022 15:42:29 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1645544550; bh=4//NcDkbCERxvJD9pSnHOA7+fCOtUfqFIgkJBXt7Bxw=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=oMrjiGwzkNhehM5e/m5igP2WP2AFF48DTnt5KgURuJWQoSW3KSUPZxYZEKjOdQvjr 2gRO+dqerQYnVRHcs4q+V4IPU3VabswmccDV6Y4Vmfdyj2pIXUtMJ8ujt77+E+QKm2 8qCEQReDfP/OkW5TSicFrengRStVVwu7z9ewvSk320gtn3GByvTMVcwPAG5fXf+6v3 HFiLwcWg089FBzgoIe91tH9mx5lnjIOJetI+vnuhhaaqfp0Qc+iG6qoIv00sy+oAor blJi/ZQnZ1iW1KkC7ceTCRHxqWxuWi2hptm9nl/5nfdO7VnLStsg9iTq4trG/IlpVz Ug532c9ww8LgA== Received: by pali.im (Postfix) id B9EBDFDB; Tue, 22 Feb 2022 16:42:26 +0100 (CET) Date: Tue, 22 Feb 2022 16:42:26 +0100 From: Pali =?utf-8?B?Um9ow6Fy?= To: Lorenzo Pieralisi Cc: robh+dt@kernel.org, Bjorn Helgaas , Thomas Petazzoni , Krzysztof =?utf-8?Q?Wilczy=C5=84ski?= , Marek =?utf-8?B?QmVow7pu?= , Russell King , Marc Zyngier , linux-pci@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org Subject: Re: [PATCH v2 10/11] PCI: mvebu: Implement support for legacy INTx interrupts Message-ID: <20220222154226.mwu7d3silgmwzeqc@pali> References: <20220105150239.9628-1-pali@kernel.org> <20220112151814.24361-1-pali@kernel.org> <20220112151814.24361-11-pali@kernel.org> <20220211171917.GA740@lpieralisi> <20220211175202.gku5pkwn5wmjo5al@pali> <20220216234039.stxv5ndd6ai23sbb@pali> <20220222102057.GA17238@lpieralisi> <20220222105129.jg5kwmhvhggsv72n@pali> <20220222152409.GA18799@lpieralisi> MIME-Version: 1.0 Content-Type: text/plain; charset=utf-8 Content-Disposition: inline Content-Transfer-Encoding: 8bit In-Reply-To: <20220222152409.GA18799@lpieralisi> User-Agent: NeoMutt/20180716 X-Spam-Status: No, score=-7.1 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tuesday 22 February 2022 15:24:09 Lorenzo Pieralisi wrote: > On Tue, Feb 22, 2022 at 11:51:29AM +0100, Pali Rohár wrote: > > On Tuesday 22 February 2022 10:21:06 Lorenzo Pieralisi wrote: > > > On Thu, Feb 17, 2022 at 12:40:39AM +0100, Pali Rohár wrote: > > > > On Friday 11 February 2022 18:52:02 Pali Rohár wrote: > > > > > On Friday 11 February 2022 17:19:17 Lorenzo Pieralisi wrote: > > > > > > On Wed, Jan 12, 2022 at 04:18:13PM +0100, Pali Rohár wrote: > > > > > > > This adds support for legacy INTx interrupts received from other PCIe > > > > > > > devices and which are reported by a new INTx irq chip. > > > > > > > > > > > > > > With this change, kernel can distinguish between INTA, INTB, INTC and INTD > > > > > > > interrupts. > > > > > > > > > > > > > > Note that for this support, device tree files has to be properly adjusted > > > > > > > to provide "interrupts" or "interrupts-extended" property with intx > > > > > > > interrupt source, "interrupt-names" property with "intx" string and also > > > > > > > 'interrupt-controller' subnode must be defined. > > > > > > > > > > > > > > If device tree files do not provide these nodes then driver would work as > > > > > > > before. > > > > > > > > > > > > Nit: this information is not useful. DT rules are written in DT > > > > > > bindings, not in kernel commit logs. All I am saying is that firmware > > > > > > developers should not have to read this log to write firmware. > > > > > > > > > > It was not intended for firmware developers, but for reviewers of this > > > > > patch to understand, what is happening in code and that with old DT > > > > > files this patch does not change driver behavior (= work as before). > > > > > > > > > > > > Signed-off-by: Pali Rohár > > > > > > > --- > > > > > > > drivers/pci/controller/pci-mvebu.c | 185 +++++++++++++++++++++++++++-- > > > > > > > 1 file changed, 177 insertions(+), 8 deletions(-) > > > > > > > > > > > > > > diff --git a/drivers/pci/controller/pci-mvebu.c b/drivers/pci/controller/pci-mvebu.c > > > > > > > index 1e90ab888075..dbb6ecb4cb70 100644 > > > > > > > --- a/drivers/pci/controller/pci-mvebu.c > > > > > > > +++ b/drivers/pci/controller/pci-mvebu.c > > > > > > > @@ -54,9 +54,10 @@ > > > > > > > PCIE_CONF_ADDR_EN) > > > > > > > #define PCIE_CONF_DATA_OFF 0x18fc > > > > > > > #define PCIE_INT_CAUSE_OFF 0x1900 > > > > > > > +#define PCIE_INT_UNMASK_OFF 0x1910 > > > > > > > > > > > > Nit: I understand it is tempting but here you are redefining or better > > > > > > giving a proper label to a register. Separate patch please. > > > > > > > > > > Ok! > > > > > > > > > > > > +#define PCIE_INT_INTX(i) BIT(24+i) > > > > > > > #define PCIE_INT_PM_PME BIT(28) > > > > > > > -#define PCIE_MASK_OFF 0x1910 > > > > > > > > > > > > See above. > > > > > > > > > > > > > -#define PCIE_MASK_ENABLE_INTS 0x0f000000 > > > > > > > +#define PCIE_INT_ALL_MASK GENMASK(31, 0) > > > > > > > #define PCIE_CTRL_OFF 0x1a00 > > > > > > > #define PCIE_CTRL_X1_MODE 0x0001 > > > > > > > #define PCIE_CTRL_RC_MODE BIT(1) > > > > > > > @@ -110,6 +111,9 @@ struct mvebu_pcie_port { > > > > > > > struct mvebu_pcie_window iowin; > > > > > > > u32 saved_pcie_stat; > > > > > > > struct resource regs; > > > > > > > + struct irq_domain *intx_irq_domain; > > > > > > > + raw_spinlock_t irq_lock; > > > > > > > + int intx_irq; > > > > > > > }; > > > > > > > > > > > > > > static inline void mvebu_writel(struct mvebu_pcie_port *port, u32 val, u32 reg) > > > > > > > @@ -235,7 +239,7 @@ static void mvebu_pcie_setup_wins(struct mvebu_pcie_port *port) > > > > > > > > > > > > > > static void mvebu_pcie_setup_hw(struct mvebu_pcie_port *port) > > > > > > > { > > > > > > > - u32 ctrl, lnkcap, cmd, dev_rev, mask; > > > > > > > + u32 ctrl, lnkcap, cmd, dev_rev, unmask; > > > > > > > > > > > > > > /* Setup PCIe controller to Root Complex mode. */ > > > > > > > ctrl = mvebu_readl(port, PCIE_CTRL_OFF); > > > > > > > @@ -288,10 +292,30 @@ static void mvebu_pcie_setup_hw(struct mvebu_pcie_port *port) > > > > > > > /* Point PCIe unit MBUS decode windows to DRAM space. */ > > > > > > > mvebu_pcie_setup_wins(port); > > > > > > > > > > > > > > - /* Enable interrupt lines A-D. */ > > > > > > > - mask = mvebu_readl(port, PCIE_MASK_OFF); > > > > > > > - mask |= PCIE_MASK_ENABLE_INTS; > > > > > > > - mvebu_writel(port, mask, PCIE_MASK_OFF); > > > > > > > + /* Mask all interrupt sources. */ > > > > > > > + mvebu_writel(port, ~PCIE_INT_ALL_MASK, PCIE_INT_UNMASK_OFF); > > > > > > > + > > > > > > > + /* Clear all interrupt causes. */ > > > > > > > + mvebu_writel(port, ~PCIE_INT_ALL_MASK, PCIE_INT_CAUSE_OFF); > > > > > > > + > > > > > > > + if (port->intx_irq <= 0) { > > > > > > > + /* > > > > > > > + * When neither "summary" interrupt, nor "intx" interrupt was > > > > > > > + * specified in DT then unmask all legacy INTx interrupts as in > > > > > > > + * this case driver does not provide a way for masking and > > > > > > > + * unmasking of individual legacy INTx interrupts. In this case > > > > > > > + * all interrupts, including legacy INTx are reported via one > > > > > > > + * shared GIC source and therefore kernel cannot distinguish > > > > > > > + * which individual legacy INTx was triggered. These interrupts > > > > > > > + * are shared, so it should not cause any issue. Just > > > > > > > + * performance penalty as every PCIe interrupt handler needs to > > > > > > > + * be called when some interrupt is triggered. > > > > > > > + */ > > > > > > > > > > > > This comment applies to current mainline right (ie it describes how > > > > > > current mainline handles INTx) ? IMO you should split it out in a > > > > > > separate patch. > > > > > > > > > > This above comment describe what happens in if-branch when intx_irq is > > > > > not set (as written in comment "when intx interrupt was not specified in > > > > > DT"). You are right that this is also the behavior in the current > > > > > mainline. > > > > > > > > > > I'm not sure if this comment can be split out as support for "intx" > > > > > interrupt is in this patch. > > > > > > > > > > > I understand it is hard but a patch is a logical _change_, this > > > > > > comment is a change per se, it is a clarification on current > > > > > > behaviour. > > > > > > > > > > Ok, I could try to split this comment into two patches, but part about > > > > > if-branch comment needs to stay in "this" patch. > > > > > > > > I have done it locally. > > > > > > > > Let me know when I should resend this patch series and I will include > > > > into it also these changes. > > > > > > Hi, > > > > > > yes please resend it and I will merge it. > > > > Done! > > https://lore.kernel.org/linux-pci/20220222104625.28461-1-pali@kernel.org/T/#u > > Can you rebase it please on top of my pci/mvebu branch ? > > https://git.kernel.org/pub/scm/linux/kernel/git/lpieralisi/pci.git/ > > Forgive me, I forgot to mention that, thanks. > > Lorenzo Ok! I rebased V3 on top of c3bd7dc553eea5a3595ca3aa0adee9bf83622a1f (pci/mvebu branch in your repo), fixed conflicts and pushed to my git repo https://git.kernel.org/pub/scm/linux/kernel/git/pali/linux.git/ as commit 42402f0cfc362ffb0b7e464f420d6ead342dab2b (lpieralisi-pci-mvebu branch). It is enough? Or do you want me to resend it via emails?