Received: by 2002:a05:6a10:9afc:0:0:0:0 with SMTP id t28csp2617453pxm; Mon, 28 Feb 2022 02:47:47 -0800 (PST) X-Google-Smtp-Source: ABdhPJykw5Ff0WWA3OjhUqfmWLDxqcpgOLSP3X4GG3aSwQOMnfiMleodys2v/+unyGIGltrZAtK5 X-Received: by 2002:a62:5ac6:0:b0:4df:34dc:d6c5 with SMTP id o189-20020a625ac6000000b004df34dcd6c5mr21027289pfb.9.1646045267185; Mon, 28 Feb 2022 02:47:47 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1646045267; cv=none; d=google.com; s=arc-20160816; b=AlE+pn8ltk74ysjzqaItFJAY3R/SnfZA5Epxiy+ourk26nR5XdOKqM0EzhN6AI0QIW PWFmzc+jA9GLrgWN52ro5HVkO992IGTZbvP3MhzG5GI9ZxnIpFJFA357D7RSbcVi/w7Y i5474CD94zb3vR6qPebFei/44wDwuwZpLILTXYvAE6I+vZntZ37V+S3qlX3hv0pMV8gi Z71AB+yDz3P6liVeqSAVx1sFwIEXsSiLSzfDO3+OZXJYlXTjM8mTojIIotvs4QvFZ3mX LmbvkzVS+IFtEx2riifLam9QhnxkoC2vGmR6gBw67VoN8vdPGGFW1RitNHAcYiP4DxOv i60w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=kMdMwPDtoacUkQGU9gJtZg1cdwi+ZThE/SOZh7QuZv8=; b=cYFGx/pJTEgpj4Qh6KCTe/BqcZRJsuPjNIs0TkZZGWeA+idl6ypNigkNnvCctnEuHr 6VTx53krjvVKK4JpKkVCDlzUbZ2KGVbM5Kl87yNUtqY/Jkz8sMdPnMqZA4d1F4Cm1k6U jVK7OzAfAVi9RUxza/pCKZyrAo3P17F0pT7Y8GBn1iyrtxIf8Ot/Abf3iYsq1NeKEGX8 odpC864yH1kRW138xNl5hWn/bqo74fvUSzvVCE7LoS1XeUVj1m51AedkBTvsjOvCzeth 9wsFlnR4YUor9OZdueoBcD36xaY4MRv3AhdBZ93/clpQ+OD/s/+1WEnYVZr2HccmAUBk nvVw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=lPPuD122; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id f4-20020a056a00238400b004f38de5b73dsi9498956pfc.344.2022.02.28.02.47.32; Mon, 28 Feb 2022 02:47:47 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=lPPuD122; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234365AbiB1KTL (ORCPT + 99 others); Mon, 28 Feb 2022 05:19:11 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:42932 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229514AbiB1KTJ (ORCPT ); Mon, 28 Feb 2022 05:19:09 -0500 Received: from dfw.source.kernel.org (dfw.source.kernel.org [IPv6:2604:1380:4641:c500::1]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 149EE42ED4; Mon, 28 Feb 2022 02:18:31 -0800 (PST) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by dfw.source.kernel.org (Postfix) with ESMTPS id A94A261320; Mon, 28 Feb 2022 10:18:30 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id 17F5DC340E7; Mon, 28 Feb 2022 10:18:30 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1646043510; bh=7ScyWwOVVGtMOk8c5/t+4srA6OPpuWDgrvhjwqRsEgE=; h=From:To:Cc:Subject:Date:From; b=lPPuD1220/VQdT1E1OaecvRoCQmza/F46WBx8P658CH3eCNM49lOnETpxdW08bLp8 Y7LU+0Q1gcOIkQVi9rq0ySb8JPLO0TYtchzK2vjmRj/74UEPXpW+dOPz/LnTDiZpU3 ecj5HY1qCXU+YRpTvoeBMr9uwW+ZX0+0yOYPGybg5ChFgDGonGlEI4o6I5IdlubMjY oCfMVMYy7jOshPkV2XTu6gq3xGYoNCkMUIRrMEctzSIGRKEF6+FMyzPmtl/eqjUmnt 00QkSuJgMwYMw+iZxD94R59E9Fis3X2gN483SZ/FLO7pBOeCFBCmbWD8WvZpmJDG6O yGMhGlJa69doQ== Received: from johan by xi.lan with local (Exim 4.94.2) (envelope-from ) id 1nOd6n-0003KK-TQ; Mon, 28 Feb 2022 11:18:26 +0100 From: Johan Hovold To: Shawn Guo , Sascha Hauer Cc: Pengutronix Kernel Team , Fabio Estevam , NXP Linux Team , linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Johan Hovold , stable@vger.kernel.org, Tim Harvey Subject: [PATCH] arm64: dts: imx8mm-venice: fix spi2 pin configuration Date: Mon, 28 Feb 2022 11:16:17 +0100 Message-Id: <20220228101617.12694-1-johan@kernel.org> X-Mailer: git-send-email 2.34.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-7.5 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Due to what looks like a copy-paste error, the ECSPI2_MISO pad is not muxed for SPI mode and causes reads from a slave-device connected to the SPI header to always return zero. Configure the ECSPI2_MISO pad for SPI mode on the gw71xx, gw72xx and gw73xx families of boards that got this wrong. Fixes: 6f30b27c5ef5 ("arm64: dts: imx8mm: Add Gateworks i.MX 8M Mini Development Kits") Cc: stable@vger.kernel.org # 5.12 Cc: Tim Harvey Signed-off-by: Johan Hovold --- arch/arm64/boot/dts/freescale/imx8mm-venice-gw71xx.dtsi | 2 +- arch/arm64/boot/dts/freescale/imx8mm-venice-gw72xx.dtsi | 2 +- arch/arm64/boot/dts/freescale/imx8mm-venice-gw73xx.dtsi | 2 +- 3 files changed, 3 insertions(+), 3 deletions(-) diff --git a/arch/arm64/boot/dts/freescale/imx8mm-venice-gw71xx.dtsi b/arch/arm64/boot/dts/freescale/imx8mm-venice-gw71xx.dtsi index 28012279f6f6..ecf6c9a6db90 100644 --- a/arch/arm64/boot/dts/freescale/imx8mm-venice-gw71xx.dtsi +++ b/arch/arm64/boot/dts/freescale/imx8mm-venice-gw71xx.dtsi @@ -166,7 +166,7 @@ pinctrl_spi2: spi2grp { fsl,pins = < MX8MM_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK 0xd6 MX8MM_IOMUXC_ECSPI2_MOSI_ECSPI2_MOSI 0xd6 - MX8MM_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK 0xd6 + MX8MM_IOMUXC_ECSPI2_MISO_ECSPI2_MISO 0xd6 MX8MM_IOMUXC_ECSPI2_SS0_GPIO5_IO13 0xd6 >; }; diff --git a/arch/arm64/boot/dts/freescale/imx8mm-venice-gw72xx.dtsi b/arch/arm64/boot/dts/freescale/imx8mm-venice-gw72xx.dtsi index 27afa46a253a..6e0f0a2f6970 100644 --- a/arch/arm64/boot/dts/freescale/imx8mm-venice-gw72xx.dtsi +++ b/arch/arm64/boot/dts/freescale/imx8mm-venice-gw72xx.dtsi @@ -231,7 +231,7 @@ pinctrl_spi2: spi2grp { fsl,pins = < MX8MM_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK 0xd6 MX8MM_IOMUXC_ECSPI2_MOSI_ECSPI2_MOSI 0xd6 - MX8MM_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK 0xd6 + MX8MM_IOMUXC_ECSPI2_MISO_ECSPI2_MISO 0xd6 MX8MM_IOMUXC_ECSPI2_SS0_GPIO5_IO13 0xd6 >; }; diff --git a/arch/arm64/boot/dts/freescale/imx8mm-venice-gw73xx.dtsi b/arch/arm64/boot/dts/freescale/imx8mm-venice-gw73xx.dtsi index a59e849c7be2..6c4c9ae9715f 100644 --- a/arch/arm64/boot/dts/freescale/imx8mm-venice-gw73xx.dtsi +++ b/arch/arm64/boot/dts/freescale/imx8mm-venice-gw73xx.dtsi @@ -280,7 +280,7 @@ pinctrl_spi2: spi2grp { fsl,pins = < MX8MM_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK 0xd6 MX8MM_IOMUXC_ECSPI2_MOSI_ECSPI2_MOSI 0xd6 - MX8MM_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK 0xd6 + MX8MM_IOMUXC_ECSPI2_MISO_ECSPI2_MISO 0xd6 MX8MM_IOMUXC_ECSPI2_SS0_GPIO5_IO13 0xd6 >; }; -- 2.34.1