Received: by 2002:a05:6a10:9afc:0:0:0:0 with SMTP id t28csp3643284pxm; Tue, 1 Mar 2022 02:29:58 -0800 (PST) X-Google-Smtp-Source: ABdhPJynQ6uQk6re2rkbHovHW3alr7ch1QWzr2ZPHQAz+mLHSpJt52T5Nfgop6JwZMyXZvrlSWP7 X-Received: by 2002:a17:907:7d8e:b0:6d7:12a2:a962 with SMTP id oz14-20020a1709077d8e00b006d712a2a962mr112072ejc.565.1646130598535; Tue, 01 Mar 2022 02:29:58 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1646130598; cv=none; d=google.com; s=arc-20160816; b=L8t1gLmPURt+dKkhXhtStARFj6479fUMftEK3p6nWgoBC0/xrlycJLN2rlQu+yOpoJ qB3BdPLJS8Cg0Rav1w6nFesfP0RD2BoztA/cz6GC8G2w4Zv7QO6tLBvQzo70f7ct6Jzr /quWuBY6hOUDtuuFeDp5gER/q33iKAVnUF4D/eK0xU2xJMjPqs+rxsAsKlfu1lPPxr5f VHP5d9P5ngmD2D9ATxBYzI5VZ6VnWB90nGjqAfxmruCz6SQZHAbrZcb7jFX6I2jLcsH+ f1cljgTHQx1RnE6Yb6rVQa+/XON+zvffbNDzStb/oGO5VynMNxnSvBM895gP1DAYhrKD Nc1Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:robot-unsubscribe :robot-id:message-id:mime-version:references:in-reply-to:cc:subject :to:reply-to:sender:from:dkim-signature:dkim-signature:date; bh=vLDZ2ZGeaKv7DgTfGhWsFkEQ03ykU2sbDaGZmarJDuw=; b=aSQE2NR/ffMJLmKg8gccU/yckwOHsWtlh2ZtOwxtkASmpmOgPFUe3lOVJEX8SIQHe7 5rmno7x8Qi1ub7RMHpf7Pxj5LSYBJKBjD7+Xi3Y5Y7frjxiB4G6GQve8h/t6JVRQ0IQL NUuFVluxnAID7c4N1nkWibszIvq2rranvT4D7hh/T6X14wFTBjjBw2o4ufJsFnhznAl6 bOdSZKacpWZaC4FpTR7i83MFuXE6NebzTZT1H2P5ifWoJlAvoqt8VEvWgqcCMr1SWFpW l+Dxh2c1/qrQvMKb+qm5C7QbWT1atnR2E6V7aQtMre/8735+peQo58L0qAP1nNqwTOys PQOQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b=PGutBT7m; dkim=neutral (no key) header.i=@linutronix.de; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id o26-20020a1709061d5a00b006cd34278210si7191810ejh.656.2022.03.01.02.29.35; Tue, 01 Mar 2022 02:29:58 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b=PGutBT7m; dkim=neutral (no key) header.i=@linutronix.de; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233183AbiCAKMT (ORCPT + 99 others); Tue, 1 Mar 2022 05:12:19 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:33908 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229830AbiCAKMR (ORCPT ); Tue, 1 Mar 2022 05:12:17 -0500 Received: from galois.linutronix.de (Galois.linutronix.de [IPv6:2a0a:51c0:0:12e:550::1]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 596D1723D9 for ; Tue, 1 Mar 2022 02:11:37 -0800 (PST) Date: Tue, 01 Mar 2022 10:11:33 -0000 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020; t=1646129495; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=vLDZ2ZGeaKv7DgTfGhWsFkEQ03ykU2sbDaGZmarJDuw=; b=PGutBT7m20l209ElQoFRtt4dRi3uAsVNotqc9+rx4GRkSSBkCBEPAdbgxTjkMYUzKc+fUo w0MkU0fmhBv+TAAkjSJt/miPpGA47DMEaxAze24kdGez0t6QqMYJXCWvuQbYE/E8RCleUA +AYK5G0fAOix2dPFASezylGhGy/uzos9R3HAop5Zb4WMS9H8FumjxPz41fx+I/GvwXoA2l 0vjk145BxeEOIKzyhhgaPnJ3s9Uwu4uerY38dujZjz3SBHwx3BM639+FcroXUfzpQsYOAv /dSnDs3VRp9TivKwGvf2EmmJycxsKJYphvtgMC8S6d2Z7k0PJukQlbN3tiIiug== DKIM-Signature: v=1; a=ed25519-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020e; t=1646129495; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=vLDZ2ZGeaKv7DgTfGhWsFkEQ03ykU2sbDaGZmarJDuw=; b=EVeZVuEigFk+3QeXWxm0eM/iBZ8MKDAME5Zk1X6yWa+W+6/oHcxffqRWQdDG3vBRFCDNka 1uCXPqd8weuhzUDg== From: "irqchip-bot for Marc Zyngier" Sender: tip-bot2@linutronix.de Reply-to: linux-kernel@vger.kernel.org To: linux-kernel@vger.kernel.org Subject: [irqchip: irq/irqchip-next] irqchip/qcom-pdc: Drop open coded version of __assign_bit() Cc: Marc Zyngier , Maulik Shah , tglx@linutronix.de In-Reply-To: <20220224101226.88373-6-maz@kernel.org> References: <20220224101226.88373-6-maz@kernel.org> MIME-Version: 1.0 Message-ID: <164612949361.16921.12329905462890853308.tip-bot2@tip-bot2> Robot-ID: Robot-Unsubscribe: Contact to get blacklisted from these emails Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED,SPF_HELO_NONE, SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The following commit has been merged into the irq/irqchip-next branch of irqchip: Commit-ID: d2febf6bbec5466824432e3d8850fc49e4343572 Gitweb: https://git.kernel.org/pub/scm/linux/kernel/git/maz/arm-platforms/d2febf6bbec5466824432e3d8850fc49e4343572 Author: Marc Zyngier AuthorDate: Thu, 24 Feb 2022 10:12:26 Committer: Marc Zyngier CommitterDate: Tue, 01 Mar 2022 10:06:25 irqchip/qcom-pdc: Drop open coded version of __assign_bit() The driver uses what looks like an open-coded version of __assign_bit(). Replace it with the real thing. Signed-off-by: Marc Zyngier Reviewed-by: Maulik Shah Link: https://lore.kernel.org/r/20220224101226.88373-6-maz@kernel.org --- drivers/irqchip/qcom-pdc.c | 7 ++----- 1 file changed, 2 insertions(+), 5 deletions(-) diff --git a/drivers/irqchip/qcom-pdc.c b/drivers/irqchip/qcom-pdc.c index 0cd20dd..d96916c 100644 --- a/drivers/irqchip/qcom-pdc.c +++ b/drivers/irqchip/qcom-pdc.c @@ -23,9 +23,6 @@ #define PDC_MAX_GPIO_IRQS 256 -#define CLEAR_INTR(reg, intr) (reg & ~(1 << intr)) -#define ENABLE_INTR(reg, intr) (reg | (1 << intr)) - #define IRQ_ENABLE_BANK 0x10 #define IRQ_i_CFG 0x110 @@ -55,16 +52,16 @@ static u32 pdc_reg_read(int reg, u32 i) static void pdc_enable_intr(struct irq_data *d, bool on) { int pin_out = d->hwirq; + unsigned long enable; unsigned long flags; u32 index, mask; - u32 enable; index = pin_out / 32; mask = pin_out % 32; raw_spin_lock_irqsave(&pdc_lock, flags); enable = pdc_reg_read(IRQ_ENABLE_BANK, index); - enable = on ? ENABLE_INTR(enable, mask) : CLEAR_INTR(enable, mask); + __assign_bit(mask, &enable, on); pdc_reg_write(IRQ_ENABLE_BANK, index, enable); raw_spin_unlock_irqrestore(&pdc_lock, flags); }