Received: by 2002:a05:6a10:9afc:0:0:0:0 with SMTP id t28csp313748pxm; Wed, 2 Mar 2022 16:08:39 -0800 (PST) X-Google-Smtp-Source: ABdhPJwdlstLv+juJpoUks7sWZOhbkUdoQejiwtn3O6CPwR4RzR13QCT8QS7ERRKfEKy7VrFlIZk X-Received: by 2002:a05:6a00:1706:b0:4df:7fe0:841a with SMTP id h6-20020a056a00170600b004df7fe0841amr35331863pfc.64.1646266119298; Wed, 02 Mar 2022 16:08:39 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1646266119; cv=none; d=google.com; s=arc-20160816; b=0VwHW41S/MHIWw2ZK2/ngVOu7pdr5S5SjFBYfC1nDLAYJs32B/SOc3mq+azXCIC7QV 2TvP2+nGdiBN39OXonI5Uo5kEiNVB087JOxC4Et05K7U0yecrJlC9/yQTEgZw31JMvdg ++IqSmQZCEkr3AxvDX3l4tMGsbmRY1G6DdWP6DVMtIRAFTkv5Zpb29JM5LLKhZKlvW1p f4bnzd0DiRLPZByU9uxbs1j8pG3nCW5U+J+ww0tfmYHMY+oFuFX/2SUiahhPaOjFvQwn E7ajLkwld2WhvEkbrCsB1kbWW1xlAFbNYGyNRHwzOXYRglkaUXUlDIZngu+PsFMwIn76 wPpw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date; bh=ks0gmAlG33daWedkPXUHih0YQTB1opxfTb+prp0bXIE=; b=XuwcU3TLVytYr+3R+QD2ZwrahdcEqAXCKmNDXKQiVRJ+OczGWhHxjl7KfMD63x4BN8 m3AW2hJf20d+avrumb0LgjYqYNGlrOhZeqL54ktXn/d1rSQc5ezYgWXjQdLiEGR7Itwm LL265dhe4+3mUTzvGZCo+mZ+D1aUsZBs3um/V9xGcMB17otCBE9iBD+G0GQsvuwZxuGh HYL0j8SMvxjEmsq4wA8nqDImPY7xxtxcUaHBOdDQXKpgI7PwgB/wrsgNlY0dVEjXHZys 2+78rdEqNMXZQWSLfk7lOOf87ilWNUJv80I6GMFypc99DjAuzGFBU2oHMFJ7ezUzG5a2 x60w== ARC-Authentication-Results: i=1; mx.google.com; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from lindbergh.monkeyblade.net (lindbergh.monkeyblade.net. [23.128.96.19]) by mx.google.com with ESMTPS id t9-20020a655549000000b00373c8d84a68si568820pgr.82.2022.03.02.16.08.38 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 02 Mar 2022 16:08:39 -0800 (PST) Received-SPF: softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) client-ip=23.128.96.19; Authentication-Results: mx.google.com; spf=softfail (google.com: domain of transitioning linux-kernel-owner@vger.kernel.org does not designate 23.128.96.19 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by lindbergh.monkeyblade.net (Postfix) with ESMTP id 9B1D3141449; Wed, 2 Mar 2022 15:24:50 -0800 (PST) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S242119AbiCBSQT (ORCPT + 99 others); Wed, 2 Mar 2022 13:16:19 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:45974 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S244623AbiCBSQE (ORCPT ); Wed, 2 Mar 2022 13:16:04 -0500 Received: from mail-oo1-f50.google.com (mail-oo1-f50.google.com [209.85.161.50]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D805D90CF8; Wed, 2 Mar 2022 10:15:09 -0800 (PST) Received: by mail-oo1-f50.google.com with SMTP id 189-20020a4a03c6000000b003179d7b30d8so2861804ooi.2; Wed, 02 Mar 2022 10:15:09 -0800 (PST) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to; bh=ks0gmAlG33daWedkPXUHih0YQTB1opxfTb+prp0bXIE=; b=4ITRK+evsyJFi8UqZ/7FGGJhLKjoRcY0rE7BLDAw5HQi1vS64WIbv+YsS/+DfX/UdJ 3yNvwrzMev1tbolS5EtMEAGOTk/d9aHphcWeaEt2miNoUuetckP60E/IkXLtXPtqedeo dkbbzERT2I6gIxjdmVY0iM7y/D3IXJVN/51HH2hrRflSt3wSYWT5u8v9UfJyZidCRCUz aqEHP1PUyus0AwPSoseUKrMGRyj7R36e6nEcstHSA9ZeTFpmZpvh22fzOggvs9TEApHU ZQMDyxb7NWhOzxJL+ywwdAQKLu8YluiDRPfKoeIwiu0FAbGQvyQk8lbcutNl9klPvvus pigQ== X-Gm-Message-State: AOAM531T6R3mzbujNEyg2HR6I6WvbUYFMsqzun0KZVgXd8zuk4pPnifZ iqzAQ2T070pqaX+YYptCOA== X-Received: by 2002:a05:6870:7391:b0:d9:ae66:b8df with SMTP id z17-20020a056870739100b000d9ae66b8dfmr599446oam.7.1646244873950; Wed, 02 Mar 2022 10:14:33 -0800 (PST) Received: from robh.at.kernel.org (66-90-148-213.dyn.grandenetworks.net. [66.90.148.213]) by smtp.gmail.com with ESMTPSA id y15-20020a056870b00f00b000d75f1d9b81sm1839948oae.46.2022.03.02.10.14.32 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 02 Mar 2022 10:14:32 -0800 (PST) Received: (nullmailer pid 3988997 invoked by uid 1000); Wed, 02 Mar 2022 18:14:31 -0000 Date: Wed, 2 Mar 2022 12:14:31 -0600 From: Rob Herring To: Frank Wunderlich Cc: devicetree@vger.kernel.org, Frank Wunderlich , Damien Le Moal , Krzysztof Kozlowski , Hans de Goede , Jens Axboe , linux-ide@vger.kernel.org, linux-kernel@vger.kernel.org, Heiko Stuebner , Peter Geis , Michael Riesch , linux-arm-kernel@lists.infradead.org, linux-rockchip@lists.infradead.org, Ray Jui , Scott Branden , bcm-kernel-feedback-list@broadcom.com Subject: Re: [PATCH v4 1/5] dt-bindings: Convert ahci-platform DT bindings to yaml Message-ID: References: <20220301152421.57281-1-linux@fw-web.de> <20220301152421.57281-2-linux@fw-web.de> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20220301152421.57281-2-linux@fw-web.de> X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,MAILING_LIST_MULTI, RDNS_NONE,SPF_HELO_NONE,T_SCC_BODY_TEXT_LINE autolearn=no autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tue, Mar 01, 2022 at 04:24:17PM +0100, Frank Wunderlich wrote: > From: Frank Wunderlich > > Create a yaml file for dtbs_check from the old txt binding. > > Signed-off-by: Frank Wunderlich > --- > v4: > - fix min vs. max > - fix indention of examples > - move up sata-common.yaml > - reorder compatible > - add descriptions/maxitems > - fix compatible-structure > - fix typo in example achi vs. ahci > - add clock-names and reg-names > - fix ns2 errors in separate patch > v3: > - add conversion to sata-series > - fix some errors in dt_binding_check and dtbs_check > - move to unevaluated properties = false > > --- > > imho all errors should be fixed in the dts not in the yaml... > > errors about the subitem requirement that was defined in txt but not fixed some marvell dts > > some dts for Marvell SoC bring error > 'phys' is a required property > 'target-supply' is a required property > > problem is in arch/arm64/boot/dts/marvell/armada-cp11x.dtsi:331 > here the sata-port@0 is defined, but not overridden with phy/target-supply in any following dts > --- > .../devicetree/bindings/ata/ahci-platform.txt | 79 --------- > .../bindings/ata/ahci-platform.yaml | 162 ++++++++++++++++++ > 2 files changed, 162 insertions(+), 79 deletions(-) > delete mode 100644 Documentation/devicetree/bindings/ata/ahci-platform.txt > create mode 100644 Documentation/devicetree/bindings/ata/ahci-platform.yaml > > diff --git a/Documentation/devicetree/bindings/ata/ahci-platform.txt b/Documentation/devicetree/bindings/ata/ahci-platform.txt > deleted file mode 100644 > index 77091a277642..000000000000 > --- a/Documentation/devicetree/bindings/ata/ahci-platform.txt > +++ /dev/null > @@ -1,79 +0,0 @@ > -* AHCI SATA Controller > - > -SATA nodes are defined to describe on-chip Serial ATA controllers. > -Each SATA controller should have its own node. > - > -It is possible, but not required, to represent each port as a sub-node. > -It allows to enable each port independently when dealing with multiple > -PHYs. > - > -Required properties: > -- compatible : compatible string, one of: > - - "brcm,iproc-ahci" > - - "hisilicon,hisi-ahci" > - - "cavium,octeon-7130-ahci" > - - "ibm,476gtr-ahci" > - - "marvell,armada-380-ahci" > - - "marvell,armada-3700-ahci" > - - "snps,dwc-ahci" > - - "snps,spear-ahci" > - - "generic-ahci" > -- interrupts : > -- reg : > - > -Please note that when using "generic-ahci" you must also specify a SoC specific > -compatible: > - compatible = "manufacturer,soc-model-ahci", "generic-ahci"; > - > -Optional properties: > -- dma-coherent : Present if dma operations are coherent > -- clocks : a list of phandle + clock specifier pairs > -- resets : a list of phandle + reset specifier pairs > -- target-supply : regulator for SATA target power > -- phy-supply : regulator for PHY power > -- phys : reference to the SATA PHY node > -- phy-names : must be "sata-phy" > -- ahci-supply : regulator for AHCI controller > -- ports-implemented : Mask that indicates which ports that the HBA supports > - are available for software to use. Useful if PORTS_IMPL > - is not programmed by the BIOS, which is true with > - some embedded SOC's. > - > -Required properties when using sub-nodes: > -- #address-cells : number of cells to encode an address > -- #size-cells : number of cells representing the size of an address > - > -Sub-nodes required properties: > -- reg : the port number > -And at least one of the following properties: > -- phys : reference to the SATA PHY node > -- target-supply : regulator for SATA target power > - > -Examples: > - sata@ffe08000 { > - compatible = "snps,spear-ahci"; > - reg = <0xffe08000 0x1000>; > - interrupts = <115>; > - }; > - > -With sub-nodes: > - sata@f7e90000 { > - compatible = "marvell,berlin2q-achi", "generic-ahci"; > - reg = <0xe90000 0x1000>; > - interrupts = ; > - clocks = <&chip CLKID_SATA>; > - #address-cells = <1>; > - #size-cells = <0>; > - > - sata0: sata-port@0 { > - reg = <0>; > - phys = <&sata_phy 0>; > - target-supply = <®_sata0>; > - }; > - > - sata1: sata-port@1 { > - reg = <1>; > - phys = <&sata_phy 1>; > - target-supply = <®_sata1>;; > - }; > - }; > diff --git a/Documentation/devicetree/bindings/ata/ahci-platform.yaml b/Documentation/devicetree/bindings/ata/ahci-platform.yaml > new file mode 100644 > index 000000000000..cf67ddfc6afb > --- /dev/null > +++ b/Documentation/devicetree/bindings/ata/ahci-platform.yaml > @@ -0,0 +1,162 @@ > +# SPDX-License-Identifier: GPL-2.0 > +%YAML 1.2 > +--- > +$id: http://devicetree.org/schemas/ata/ahci-platform.yaml# > +$schema: http://devicetree.org/meta-schemas/core.yaml# > + > +title: AHCI SATA Controller blank line. > +description: > + SATA nodes are defined to describe on-chip Serial ATA controllers. > + Each SATA controller should have its own node. > + > + It is possible, but not required, to represent each port as a sub-node. > + It allows to enable each port independently when dealing with multiple > + PHYs. You need a '|' after 'description' if you want to maintain the paragraphs. > + > +maintainers: > + - Hans de Goede > + - Jens Axboe > + > +allOf: > +- $ref: "sata-common.yaml#" > + > +properties: > + compatible: > + oneOf: > + - items: > + - enum: > + - brcm,iproc-ahci > + - marvell,armada-8k-ahci > + - marvell,berlin2q-ahci > + - const: generic-ahci > + - enum: > + - brcm,iproc-ahci > + - cavium,octeon-7130-ahci > + - hisilicon,hisi-ahci > + - ibm,476gtr-ahci > + - marvell,armada-3700-ahci > + - marvell,armada-380-ahci > + - snps,dwc-ahci > + - snps,spear-ahci Install yamllint and run 'make dt_binding_check'. It's going to complain about the indentation. > + > + reg: > + maxItems: 1 > + > + clocks: > + description: > + Clock IDs array as required by the controller. > + minItems: 1 > + maxItems: 3 > + > + interrupts: > + description: > + specifies the interrupt number for the controller. > + maxItems: 1 > + > + ahci-supply: > + description: > + regulator for AHCI controller > + > + clock-names: Group with 'clocks' > + description: > + Names of clocks corresponding to IDs in the clock property. > + minItems: 1 > + maxItems: 3 > + > + dma-coherent: > + true > + > + phy-supply: > + description: > + regulator for PHY power > + > + phys: > + description: > + List of all PHYs on this controller > + maxItems: 1 > + > + phy-names: > + description: > + Name specifier for the PHYs > + maxItems: 1 > + > + ports-implemented: > + $ref: '/schemas/types.yaml#/definitions/uint32' > + description: > + Mask that indicates which ports that the HBA supports > + are available for software to use. Useful if PORTS_IMPL > + is not programmed by the BIOS, which is true with > + some embedded SoCs. > + maxItems: 1 A uint32 is only ever 1 item. Drop. IIRC, isn't the max here 0xff? Add constraints. > + > + reg-names: > + maxItems: 1 Group with 'reg'. > + > + resets: > + maxItems: 1 > + > + target-supply: > + description: > + regulator for SATA target power > + > +required: > + - compatible > + - reg > + - interrupts > + > +patternProperties: > + "^sata-port@[0-9a-f]+$": > + type: object additionalProperties: false > + description: > + Subnode with configuration of the Ports. > + > + properties: > + reg: > + maxItems: 1 > + > + phys: > + minItems: 1 > + > + target-supply: > + description: > + regulator for SATA target power > + > + required: > + - reg > + > + anyOf: > + - required: [ phys ] > + - required: [ target-supply ] > + > +unevaluatedProperties: false > + > +examples: > + - | > + sata@ffe08000 { > + compatible = "snps,spear-ahci"; > + reg = <0xffe08000 0x1000>; > + interrupts = <115>; > + }; > + - | > + #include > + #include > + sata@f7e90000 { > + compatible = "marvell,berlin2q-ahci", "generic-ahci"; > + reg = <0xe90000 0x1000>; > + interrupts = ; > + clocks = <&chip CLKID_SATA>; > + #address-cells = <1>; > + #size-cells = <0>; > + > + sata0: sata-port@0 { > + reg = <0>; > + phys = <&sata_phy 0>; > + target-supply = <®_sata0>; > + }; > + > + sata1: sata-port@1 { > + reg = <1>; > + phys = <&sata_phy 1>; > + target-supply = <®_sata1>; > + }; > + }; > -- > 2.25.1 > > > _______________________________________________ > linux-arm-kernel mailing list > linux-arm-kernel@lists.infradead.org > http://lists.infradead.org/mailman/listinfo/linux-arm-kernel