Received: by 2002:a05:6a10:9afc:0:0:0:0 with SMTP id t28csp572121pxm; Wed, 2 Mar 2022 23:28:27 -0800 (PST) X-Google-Smtp-Source: ABdhPJxkmG4xAB5RE0UDWuUeX2a2t4LVfodcEg33DDLcl07Mevry41w7CwwhTi3VhxF3mXdeEM7q X-Received: by 2002:a05:6402:10d5:b0:408:f881:f0f3 with SMTP id p21-20020a05640210d500b00408f881f0f3mr33337175edu.112.1646292507621; Wed, 02 Mar 2022 23:28:27 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1646292507; cv=none; d=google.com; s=arc-20160816; b=ckEVivV09S9vDHA3auY29udlrD0vESIeYRGHOUZ3Zn6PZ3nId7YjNjRhS1LJYo0uau PenatLU7cQjZMWFsW8mwLXvefPsMJ8JIo2B6BwE0uz0sjWTQpFpAF9feBhLm204wQJ9m 4RYaG1ctDycBT010uN+SQxEQOZaweVOTVlXEfZc1ro7i8nqkdZYregWdsT2tLw/DLc6b BhQJDmVRJGJ1FqJdT7HqDWAjmTCv1aq0vtm2QuG8WAPBmQfL+cHMsSePzcImt6nMvu1O mL3EUxIXnnIVDeiQgAMsmReYj4KEODm0l9FKELMqB0yQ+tFnvxb0gz7B21bKYnzPyAHK IvFA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:message-id:date:subject:cc:to:from :dkim-signature; bh=t/4BPSiJTH84PT/pc5ETY0KUzHYq4PGha8mBvdJbVcs=; b=WlMHUdsBHAp+B30hw9DceGba3/GmK7dzqSY0PQhzPd0Yxu2ICThSrMsZ2WDAgZRPLu kLuh1C+zPlcJugsJaiZgqDFTYUPIl0VM4D7pBkC2edMoZhKaViJ2h/dQp0E2ypuPDYAV zsuJnB7g89jpCyyxYv5AY0cy1jKXHjlz1IhVWENWXUGD+lo+lfJKTjlktIXpyBR/kbUW hq7liOpWchHov/ncUft0JEc0RI+4HDS3CAvmq62FN5W5TBY0NPb7cRjqcXyu/eNWp/MW vJO7TliW2nJlnu295W+cyDTOLmnc9GnL7gz4UWK7XKI+u1HLWrYsDJ29NolN1QLfRDi7 5KlA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=MzxuBqmT; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id j14-20020a05640211ce00b00415c5f991dfsi942987edw.183.2022.03.02.23.28.05; Wed, 02 Mar 2022 23:28:27 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=MzxuBqmT; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229916AbiCCGaV (ORCPT + 99 others); Thu, 3 Mar 2022 01:30:21 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:55992 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229698AbiCCGaU (ORCPT ); Thu, 3 Mar 2022 01:30:20 -0500 Received: from alexa-out.qualcomm.com (alexa-out.qualcomm.com [129.46.98.28]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id BF0751680A2; Wed, 2 Mar 2022 22:29:35 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; i=@quicinc.com; q=dns/txt; s=qcdkim; t=1646288976; x=1677824976; h=from:to:cc:subject:date:message-id:mime-version; bh=t/4BPSiJTH84PT/pc5ETY0KUzHYq4PGha8mBvdJbVcs=; b=MzxuBqmTSY/DuBWLDQUnWoMEYrPK9O8CtVGcIjRUJkD2jfG9vjxma84G +Xc45aLHm+6aEdGOOQ9ViVbKw+8h45UsNpoGGPGGXfwQjsHWClVD/7Z+1 /2cqbqV97dCLd0OAJI3UrJGTo9Yxet1RDmSh7RNPLqF93Gp+sAaeYV9K8 g=; Received: from ironmsg08-lv.qualcomm.com ([10.47.202.152]) by alexa-out.qualcomm.com with ESMTP; 02 Mar 2022 22:29:35 -0800 X-QCInternal: smtphost Received: from nasanex01c.na.qualcomm.com ([10.47.97.222]) by ironmsg08-lv.qualcomm.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 02 Mar 2022 22:29:34 -0800 Received: from nalasex01a.na.qualcomm.com (10.47.209.196) by nasanex01c.na.qualcomm.com (10.47.97.222) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.15; Wed, 2 Mar 2022 22:29:34 -0800 Received: from blr-ubuntu-525.qualcomm.com (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.15; Wed, 2 Mar 2022 22:29:30 -0800 From: Souradeep Chowdhury To: Andy Gross , Bjorn Andersson , Rob Herring , Alex Elder CC: , , , , "Sai Prakash Ranjan" , Sibi Sankar , Rajendra Nayak , , Subject: [PATCH V7 0/7] Add driver support for Data Capture and Compare Engine(DCC) for SM8150,SC7280,SC7180,SDM845 Date: Thu, 3 Mar 2022 11:57:18 +0530 Message-ID: X-Mailer: git-send-email 2.7.4 MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01a.na.qualcomm.com (10.52.223.231) To nalasex01a.na.qualcomm.com (10.47.209.196) X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED,SPF_HELO_NONE, SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org DCC(Data Capture and Compare) is a DMA engine designed for debugging purposes. In case of a system crash or manual software triggers by the user the DCC hardware stores the value at the register addresses which can be used for debugging purposes. The DCC driver provides the user with debugfs interface to configure the register addresses. The options that the DCC hardware provides include reading from registers, writing to registers, first reading and then writing to registers and looping through the values of the same register. In certain cases a register write needs to be executed for accessing the rest of the registers, also the user might want to record the changing values of a register with time for which he has the option to use the loop feature. The options mentioned above are exposed to the user by debugfs files once the driver is probed. The details and usage of this debugfs files are documented in Documentation/ABI/testing/debugfs-driver-dcc. As an example let us consider a couple of debug scenarios where DCC has been proved to be effective for debugging purposes:- i)TimeStamp Related Issue On SC7180, there was a coresight timestamp issue where it would occasionally be all 0 instead of proper timestamp values. Proper timestamp: Idx:3373; ID:10; I_TIMESTAMP : Timestamp.; Updated val = 0x13004d8f5b7aa; CC=0x9e Zero timestamp: Idx:3387; ID:10; I_TIMESTAMP : Timestamp.; Updated val = 0x0; CC=0xa2 Now this is a non-fatal issue and doesn't need a system reset, but still needs to be rootcaused and fixed for those who do care about coresight etm traces. Since this is a timestamp issue, we would be looking for any timestamp related clocks and such. We get all the clk register details from IP documentation and configure it via DCC config_read debugfs node. Before that we set the current linked list. /* Set the current linked list */ echo 3 > /sys/kernel/debug/dcc/../curr_list /* Program the linked list with the addresses */ echo 0x10c004 > /sys/kernel/debug/dcc/../config_read echo 0x10c008 > /sys/kernel/debug/dcc/../config_read echo 0x10c00c > /sys/kernel/debug/dcc/../config_read echo 0x10c010 > /sys/kernel/debug/dcc/../config_read ..... and so on for other timestamp related clk registers /* Other way of specifying is in "addr len" pair, in below case it specifies to capture 4 words starting 0x10C004 */ echo 0x10C004 4 > /sys/kernel/debug/dcc/../config_read /* Enable DCC */ echo 1 > /sys/kernel/debug/dcc/../enable /* Run the timestamp test for working case */ /* Send SW trigger */ echo 1 > /sys/kernel/debug/dcc/../trigger /* Read SRAM */ cat /dev/dcc_sram > dcc_sram1.bin /* Run the timestamp test for non-working case */ /* Send SW trigger */ echo 1 > /sys/kernel/debug/dcc/../trigger /* Read SRAM */ cat /dev/dcc_sram > dcc_sram2.bin Get the parser from [1] and checkout the latest branch. /* Parse the SRAM bin */ python dcc_parser.py -s dcc_sram1.bin --v2 -o output/ python dcc_parser.py -s dcc_sram2.bin --v2 -o output/ Sample parsed output of dcc_sram1.bin: 03/14/21 Linux DCC Parser next_ll_offset : 0x1c ii)NOC register errors A particular class of registers called NOC which are functional registers was reporting errors while logging the values.To trace these errors the DCC has been used effectively. The steps followed were similar to the ones mentioned above. In addition to NOC registers a few other dependent registers were configured in DCC to monitor it's values during a crash. A look at the dependent register values revealed that the crash was happening due to a secured access to one of these dependent registers. All these debugging activity and finding the root cause was achieved using DCC. DCC parser is available at the following open source location https://source.codeaurora.org/quic/la/platform/vendor/qcom-opensource/tools/tree/dcc_parser Changes in V7 *The DCC interface has been shifted from sysfs to debugfs. The new interface details are documented in Documentation/ABI/testing/debugfs-driver-dcc. *All the rest of the comments from previous versions have been implemented. Souradeep Chowdhury (7): dt-bindings: Added the yaml bindings for DCC soc: qcom: dcc:Add driver support for Data Capture and Compare unit(DCC) MAINTAINERS: Add the entry for DCC(Data Capture and Compare) driver support arm64: dts: qcom: sm8150: Add Data Capture and Compare(DCC) support node arm64: dts: qcom: sc7280: Add Data Capture and Compare(DCC) support node arm64: dts: qcom: sc7180: Add Data Capture and Compare(DCC) support node arm64: dts: qcom: sdm845: Add Data Capture and Compare(DCC) support node Documentation/ABI/testing/debugfs-driver-dcc | 124 ++ .../devicetree/bindings/arm/msm/qcom,dcc.yaml | 43 + MAINTAINERS | 8 + arch/arm64/boot/dts/qcom/sc7180.dtsi | 6 + arch/arm64/boot/dts/qcom/sc7280.dtsi | 6 + arch/arm64/boot/dts/qcom/sdm845.dtsi | 6 + arch/arm64/boot/dts/qcom/sm8150.dtsi | 6 + drivers/soc/qcom/Kconfig | 8 + drivers/soc/qcom/Makefile | 1 + drivers/soc/qcom/dcc.c | 1465 ++++++++++++++++++++ 10 files changed, 1673 insertions(+) create mode 100644 Documentation/ABI/testing/debugfs-driver-dcc create mode 100644 Documentation/devicetree/bindings/arm/msm/qcom,dcc.yaml create mode 100644 drivers/soc/qcom/dcc.c -- 2.7.4