Received: by 2002:a05:6a10:9afc:0:0:0:0 with SMTP id t28csp974098pxm; Thu, 3 Mar 2022 08:05:49 -0800 (PST) X-Google-Smtp-Source: ABdhPJwYFPf8NGm6inVaU9os1dzN3PJlOId6ImlhKQS2WpoB0p9Z1RNu533Iwh+CZP1T4030byBc X-Received: by 2002:a17:907:7849:b0:6d5:87bd:5602 with SMTP id lb9-20020a170907784900b006d587bd5602mr27372984ejc.349.1646323549160; Thu, 03 Mar 2022 08:05:49 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1646323549; cv=none; d=google.com; s=arc-20160816; b=JPReoJXkdJ1ww4IDj9XmASjXlVeAfMI5tQf8vDU8ROlCG7N9kfr3x3K+0FIwEZSflX owuxobssrqE0u5hM5miXDfyq+ZySPhqbS/36cPLvj8zENahLOV+b6qxan+3QNDK0yos0 9TKsUEGrIUaoBYFQbb+9i8kjRlnB/hGHajCFvEBroW+psdyT17NbsgRBJN4PvYJreTKP TCamuT754NCqclTJEmz/pSwqPqx/7LF8APXM+0rMlr/U+RGgu8LPhcRDKa2VJf98TVIm Ru+14JCD1oD3EPzf40kylbKKqc2WKhEecyCZe/XFD6mo4JGiEZ6rzP0L0JFTaR2FyXuP EkIw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=bh/uahIEsWNuKKULv6bRUufRjjRvk8F5xyVGfWVXA90=; b=urdBpY9SLkCIddU5Od3Hab/EdKwEl0fYlpvl2FDFtsQj4+LLPUo5OZaxpgMp///V+w Q9mboykCHJLZNyYynhOFLoqbkwMaPg+CUCz0Nf5qKcTotu7sASNnxplB77xWWk0gIjik ak9M6LLOFkzMoQ45nE/EkaOsKprumRja7lkrbYGxFkgd15AScT54BZDh61eMuWswKvot 360ZVmzuaklAKBQ9Lwr60irN3H9y+Z4B6qkQ2ES5rhi7Z4qjVtxC/2ohhQ2rfC9xBaTV n0xSeSEnTJNIyN+Y+6+XchsW/ujviZeTJ6bYly1mN63KgAnAAl4uSow5KLTC+F6uvnhn l6Qg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=WwDq4hvT; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id t3-20020a056402524300b00415b95248afsi1739765edd.227.2022.03.03.08.05.21; Thu, 03 Mar 2022 08:05:49 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcdkim header.b=WwDq4hvT; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233928AbiCCODd (ORCPT + 99 others); Thu, 3 Mar 2022 09:03:33 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:56688 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233923AbiCCODc (ORCPT ); Thu, 3 Mar 2022 09:03:32 -0500 Received: from alexa-out-sd-01.qualcomm.com (alexa-out-sd-01.qualcomm.com [199.106.114.38]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 6693F13D46; Thu, 3 Mar 2022 06:02:45 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; i=@quicinc.com; q=dns/txt; s=qcdkim; t=1646316166; x=1677852166; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version; bh=bh/uahIEsWNuKKULv6bRUufRjjRvk8F5xyVGfWVXA90=; b=WwDq4hvTsknxWjIPZwPPJu8Fctm1pzKIwUJ6WuXm/YUtBfrhSYomITKz hbVONnlE3HiWHo0Zs1Q9xQCA6i8eyLbj+8c6LEqgwXzMiw+J8d4Ef5q1f eNjurcfaGB4OVGZLZUaTj8vbzv/Ru+t03jRSy6ujckBwBsnAQkNYNFX6k w=; Received: from unknown (HELO ironmsg01-sd.qualcomm.com) ([10.53.140.141]) by alexa-out-sd-01.qualcomm.com with ESMTP; 03 Mar 2022 06:02:45 -0800 X-QCInternal: smtphost Received: from nasanex01c.na.qualcomm.com ([10.47.97.222]) by ironmsg01-sd.qualcomm.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 03 Mar 2022 06:02:44 -0800 Received: from nalasex01a.na.qualcomm.com (10.47.209.196) by nasanex01c.na.qualcomm.com (10.47.97.222) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.15; Thu, 3 Mar 2022 06:02:44 -0800 Received: from hu-srivasam-hyd.qualcomm.com (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.15; Thu, 3 Mar 2022 06:02:38 -0800 From: Srinivasa Rao Mandadapu To: , , , , , , , , , , , , , , , , , , , , CC: Srinivasa Rao Mandadapu , "Venkata Prasad Potturu" Subject: [PATCH v7 2/2] dt-bindings: soundwire: qcom: Add bindings for audio clock reset control property Date: Thu, 3 Mar 2022 19:32:08 +0530 Message-ID: <1646316128-21082-3-git-send-email-quic_srivasam@quicinc.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1646316128-21082-1-git-send-email-quic_srivasam@quicinc.com> References: <1646316128-21082-1-git-send-email-quic_srivasam@quicinc.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.80.80.8] X-ClientProxiedBy: nasanex01b.na.qualcomm.com (10.46.141.250) To nalasex01a.na.qualcomm.com (10.47.209.196) X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED,SPF_HELO_NONE, SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Update description for audio clock reset control property, which is required for latest chipsets, to allow rx, tx and wsa bus clock enabling in software control mode by configuring dynamic clock gating control registers. Signed-off-by: Srinivasa Rao Mandadapu Co-developed-by: Venkata Prasad Potturu Signed-off-by: Venkata Prasad Potturu --- Documentation/devicetree/bindings/soundwire/qcom,sdw.txt | 14 ++++++++++++++ 1 file changed, 14 insertions(+) diff --git a/Documentation/devicetree/bindings/soundwire/qcom,sdw.txt b/Documentation/devicetree/bindings/soundwire/qcom,sdw.txt index b93a2b3..32e156d 100644 --- a/Documentation/devicetree/bindings/soundwire/qcom,sdw.txt +++ b/Documentation/devicetree/bindings/soundwire/qcom,sdw.txt @@ -150,6 +150,18 @@ board specific bus parameters. or applicable for the respective data port. More info in MIPI Alliance SoundWire 1.0 Specifications. +- reset: + Usage: optional + Value type: + Definition: Should specify the SoundWire audio CSR reset controller interface, + which is required for SoundWire version 1.6.0 and above. + +- reset-names: + Usage: optional + Value type: + Definition: should be "swr_audio_cgcr" for SoundWire audio CSR reset + controller interface. + Note: More Information on detail of encoding of these fields can be found in MIPI Alliance SoundWire 1.0 Specifications. @@ -168,6 +180,8 @@ soundwire: soundwire@c85 { interrupts = <20 IRQ_TYPE_EDGE_RISING>; clocks = <&wcc>; clock-names = "iface"; + resets = <&lpass_audiocc LPASS_AUDIO_SWR_TX_CGCR>; + reset-names = "swr_audio_cgcr"; #sound-dai-cells = <1>; qcom,dports-type = <0>; qcom,dout-ports = <6>; -- 2.7.4