Received: by 2002:a05:6a10:413:0:0:0:0 with SMTP id 19csp585048pxp; Wed, 9 Mar 2022 08:36:31 -0800 (PST) X-Google-Smtp-Source: ABdhPJxR0eTks3Rycf0X+YCBfvtkM7tBs934gxOHtzG+EEvRNT/L7Ef1/zhf9TMDa4YDRxbJ4Obt X-Received: by 2002:a17:906:a20c:b0:6ce:a87e:5013 with SMTP id r12-20020a170906a20c00b006cea87e5013mr516289ejy.379.1646843791105; Wed, 09 Mar 2022 08:36:31 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1646843791; cv=none; d=google.com; s=arc-20160816; b=IAaJtyB1CrZxuAx2Q8SGXUyGb7BzumgLCsTS1UUFTgsi9DenYzAQZ44BYo2cToJfef +OJBfWLLPjzhmSIXh5i7kI9geE++uF1lGj4gbR0J2iuGsQlmjGNWWUsMhTDpBVd5pDrz AAFIQhRUUg8cDUXf1XenjN1XnDDJusD0Nl77GfbxKxJXUa2ahtNgEhA3AoGiiCQruYS7 rDlt1u1kwNM7jjIutaNCQMD/UaXvNrU3vgVY1iIq6jxf5Vk40wDhrOt2kRadjN6Fmrrt ZiIYzOF/MtY7HTJod7SCmKqNSyGhuPYnvUyP59qwMQ3ZV04XRSGfIB1LcVXgjth239io xnkg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=z6kN1qUoqS1+NuXsVDe8dh8dtWmAQlD/Bt+GDuT1Ef4=; b=bQ+f44Y+HonpYMYqvGTnlL1oCHbOZFHp0YuomFKZwGyo9pEsV97/EkVloBh4W1bz3J yeQRtSbMSxfvUvtDPNONlm+5imrecsA+e6Gh4y/rJ8t5itXA0dXhuoUXnYTDk754+3AD 4XLC6vX9M7mWP5dnV5Mp+CtEE5jcz320rwKAh96ULP6wEBewjYNXcSwcB0FiISdvyS07 MHT9BL+6sQ145zex2cc4VuBhxHCs0nYws6Jd9H8dnbqiMjP+L8of/v6L6+SryDYGgBz7 niYngS43lUlGOhAhBmsuYTdgY6DIs4bk9xrgG1qJV4y+YkEqQHS2q4lvmr7KcaMK5G5y shog== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b="BZ/ZpFbn"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id z22-20020a17090655d600b006cfff6dbb70si1363807ejp.990.2022.03.09.08.36.08; Wed, 09 Mar 2022 08:36:31 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b="BZ/ZpFbn"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235161AbiCIQRs (ORCPT + 99 others); Wed, 9 Mar 2022 11:17:48 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:42918 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S235037AbiCIQIV (ORCPT ); Wed, 9 Mar 2022 11:08:21 -0500 Received: from dfw.source.kernel.org (dfw.source.kernel.org [139.178.84.217]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id AF474187B80; Wed, 9 Mar 2022 08:05:03 -0800 (PST) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by dfw.source.kernel.org (Postfix) with ESMTPS id 863076169D; Wed, 9 Mar 2022 16:05:03 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id 8DE86C340E8; Wed, 9 Mar 2022 16:05:02 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1646841903; bh=VIeR+4wJVyYLfoUSGwRC4ht7eH6VTH3h63d5twbkx7s=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=BZ/ZpFbnclA1QpGMJl9dEfQglBsOrWbthyjcXBqxQx2Ogg2ezg5/7EVzd2lpKM40b H2B80lkFCyAd4y/sxvvQA3gbeBDOSy4lVve/EIdKOsO22kmC/Xh9D4T7iQUdthHUw2 h+QwA2u5MvvIZGJbtCrlSHrX0NrqodesgMDpeW7Y= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Catalin Marinas , Mark Rutland , Will Deacon , Anshuman Khandual , Suzuki K Poulose Subject: [PATCH 5.10 16/43] arm64: Add Neoverse-N2, Cortex-A710 CPU part definition Date: Wed, 9 Mar 2022 16:59:49 +0100 Message-Id: <20220309155859.713540868@linuxfoundation.org> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220309155859.239810747@linuxfoundation.org> References: <20220309155859.239810747@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-7.6 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Suzuki K Poulose commit 2d0d656700d67239a57afaf617439143d8dac9be upstream. Add the CPU Partnumbers for the new Arm designs. Cc: Catalin Marinas Cc: Mark Rutland Cc: Will Deacon Acked-by: Catalin Marinas Reviewed-by: Anshuman Khandual Signed-off-by: Suzuki K Poulose Link: https://lore.kernel.org/r/20211019163153.3692640-2-suzuki.poulose@arm.com Signed-off-by: Will Deacon Signed-off-by: Greg Kroah-Hartman --- arch/arm64/include/asm/cputype.h | 4 ++++ 1 file changed, 4 insertions(+) --- a/arch/arm64/include/asm/cputype.h +++ b/arch/arm64/include/asm/cputype.h @@ -73,6 +73,8 @@ #define ARM_CPU_PART_CORTEX_A76 0xD0B #define ARM_CPU_PART_NEOVERSE_N1 0xD0C #define ARM_CPU_PART_CORTEX_A77 0xD0D +#define ARM_CPU_PART_CORTEX_A710 0xD47 +#define ARM_CPU_PART_NEOVERSE_N2 0xD49 #define APM_CPU_PART_POTENZA 0x000 @@ -113,6 +115,8 @@ #define MIDR_CORTEX_A76 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A76) #define MIDR_NEOVERSE_N1 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_N1) #define MIDR_CORTEX_A77 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A77) +#define MIDR_CORTEX_A710 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A710) +#define MIDR_NEOVERSE_N2 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_N2) #define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX) #define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX) #define MIDR_THUNDERX_83XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_83XX)