Received: by 2002:a05:6a10:413:0:0:0:0 with SMTP id 19csp2093799pxp; Thu, 10 Mar 2022 19:48:57 -0800 (PST) X-Google-Smtp-Source: ABdhPJx8f48Ga/AGvwta8tZ/R+x6Iyc1p1OxQjlRwC74gsDqQaLClskRjRy4jpw2UEhgBu9/ju2L X-Received: by 2002:a63:824a:0:b0:37c:94e3:e7de with SMTP id w71-20020a63824a000000b0037c94e3e7demr6865165pgd.496.1646970537561; Thu, 10 Mar 2022 19:48:57 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1646970537; cv=none; d=google.com; s=arc-20160816; b=kbUYXUSEUADrTAQZ00y2KUA7oJICZsneRGH0NyuU/cRcZ4bs4zlVGM+XPRweqTKFAB D61Xv8aShcY58ezrjOfXVnVxKP3j3beKrRXWVfBEAwoWgXUqgyCrabri1cbdeta4Ux7q SiV3RTCN3HKZkXxUE0q26yzAiSLJGLCRJlHM+PFZ59Xz7BFcv54Slrtzd9YTqS0sKCN7 it1hoxMwbzZa7fkjVU/CYFEtUOh1bq4QDyBbS/sK4mn4i8fQoKojxryabsaiGMyDAXb4 4DSOJIznEAHUK41qXG+fierLHC1bbiiRYESsDlW2E4dAsh7CkH8nOt1nx71ZDkxlo/OE QzNg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=PBOyGZLu6dvAjzUf/0u9klJexDJB6bTmO7A/oWUr4HI=; b=xR/egJ8qdPsuqnprHZNk/m6x8nM5ok4uZ4YxRG6c1TES+DqPYCXxTXO7HFJZQD4BoH K/u8nuqSBmjkWdiUzjyVt3Cm0bx/7qPKNx7yjeyHw2jOKqM+vB1ytAa/m84yjW9lG/PJ vUuwvhQGRbstAoCdmdWm5rkvVgrJLEPbDrZIbh5AKJ2TQ1WjaGzmsh5j2F7ngfoEgs1U RnRWLb2vB/+FXhQXnb0ReSFcOQBKvPfQJijlb0P0RSR0AYHFliIbKt9PoXU7fholSoZS 3e5Tc6ln3lY00UkIJZ5iuKG0lzOUhFTSVqie23yF9CyDF9j3DZ0lPTIXrf60urn6b4jt AMvw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=uU1E21pg; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id n18-20020a170902e55200b00151d3dc00basi7837327plf.97.2022.03.10.19.48.28; Thu, 10 Mar 2022 19:48:57 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=uU1E21pg; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1346228AbiCJOmt (ORCPT + 99 others); Thu, 10 Mar 2022 09:42:49 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:49724 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1343997AbiCJObf (ORCPT ); Thu, 10 Mar 2022 09:31:35 -0500 Received: from dfw.source.kernel.org (dfw.source.kernel.org [139.178.84.217]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 69D1CEB159; Thu, 10 Mar 2022 06:29:20 -0800 (PST) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by dfw.source.kernel.org (Postfix) with ESMTPS id E4C2161CFB; Thu, 10 Mar 2022 14:29:19 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id D9541C340F5; Thu, 10 Mar 2022 14:29:18 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1646922559; bh=qGP3aVQ0vmqBgEfxaAdp9dyjlKpJaCjQ8EDWUAMNCaI=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=uU1E21pgWFyGRk7Ia1t0wcLtD0Sq/7BNkMWP4wMoaGa9T+eZKS+QmLw+6R344QC4A nphoLXJisMWlPT46Na4PzXcOiXAlriSEjaHvg+zjnSvwR07dmymkqq0b3Twx74TMBe BsTdiq1sV+QP0MglBb5NKng9rJM+s3QzMWfHAt0M= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Will Deacon , Suzuki Poulose , linux-arm-kernel@lists.infradead.org, Anshuman Khandual , Catalin Marinas Subject: [PATCH 5.15 18/58] arm64: Add Cortex-X2 CPU part definition Date: Thu, 10 Mar 2022 15:19:07 +0100 Message-Id: <20220310140813.508959964@linuxfoundation.org> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220310140812.983088611@linuxfoundation.org> References: <20220310140812.983088611@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-7.6 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Anshuman Khandual commit 72bb9dcb6c33cfac80282713c2b4f2b254cd24d1 upstream. Add the CPU Partnumbers for the new Arm designs. Cc: Will Deacon Cc: Suzuki Poulose Cc: linux-arm-kernel@lists.infradead.org Cc: linux-kernel@vger.kernel.org Signed-off-by: Anshuman Khandual Reviewed-by: Suzuki K Poulose Link: https://lore.kernel.org/r/1642994138-25887-2-git-send-email-anshuman.khandual@arm.com Signed-off-by: Catalin Marinas Signed-off-by: Greg Kroah-Hartman --- arch/arm64/include/asm/cputype.h | 2 ++ 1 file changed, 2 insertions(+) --- a/arch/arm64/include/asm/cputype.h +++ b/arch/arm64/include/asm/cputype.h @@ -75,6 +75,7 @@ #define ARM_CPU_PART_CORTEX_A77 0xD0D #define ARM_CPU_PART_CORTEX_A510 0xD46 #define ARM_CPU_PART_CORTEX_A710 0xD47 +#define ARM_CPU_PART_CORTEX_X2 0xD48 #define ARM_CPU_PART_NEOVERSE_N2 0xD49 #define APM_CPU_PART_POTENZA 0x000 @@ -118,6 +119,7 @@ #define MIDR_CORTEX_A77 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A77) #define MIDR_CORTEX_A510 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A510) #define MIDR_CORTEX_A710 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A710) +#define MIDR_CORTEX_X2 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_X2) #define MIDR_NEOVERSE_N2 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_N2) #define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX) #define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX)