Received: by 2002:a05:6a10:413:0:0:0:0 with SMTP id 19csp516537pxp; Fri, 11 Mar 2022 08:46:58 -0800 (PST) X-Google-Smtp-Source: ABdhPJz8ZRHqN48w3jELC8PDzi4M5qy/sk/yuli7rxguY759bNAOvH+WGLYsk3GacWw1/8OopjOZ X-Received: by 2002:a05:6a00:319c:b0:4f6:fee7:eead with SMTP id bj28-20020a056a00319c00b004f6fee7eeadmr10819764pfb.68.1647017218323; Fri, 11 Mar 2022 08:46:58 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1647017218; cv=none; d=google.com; s=arc-20160816; b=ZWrmuWsXdN1/Jc1L7G34XDSE612SvE8f08R+885oUCHu+iuuHNceMjKOCiAEb0jmNA WrBGvYLV2Rvu+vphQGbveaN3ZzHolH6jDDKZYGCdPFfQmWr4c9c/WT4OE+j6Uq8KH/TE cQ0P6La3ly3PBaTFC82QR1+dzgdiif8eHzuiK/Ui4r1tUzckX0HAQd0EXyB0tJhbe5E/ YDMVgNcEGtQ7naweUXtHlVewv4yNsk6fTejJBMpA+Suf91j4DJzTh/JtnUBs7xThBV1T s2QuSCaJ3BqL3QeSd8DZ5JZh6uXq+1KKa+ci9AG1/XDF0GQdQ2pDOjXmE1CxSsSIUXA5 17MA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=LOlk90tGWEppeTpawCN361nLlGGlmTAW0dB1lRXOSAo=; b=DgjO1jDASgdLkJkzL9tDSE5/tyEn6677kl5yaNf9qU01D3ersYM/vmNCh+88suhnop fiG/jxhbnIYB0udszCrZSSzRIdxu8APdNi/N+pvHBomCQFSpdQwXK/HRO2KDv0KvlLo0 RN3ztcvL5Fv7vpFD/n5/R+cZ21gHrTyhp8t3aRy0yLSxShFgqwSRVOQtPkD81+8czDL8 yXFnZDqid06nPI52V/IPpP8r4cfsEJbcazIZnVS7g8jj1Ct1YVAOciWG+YI1xIJdOZ67 FwXrjPvWXoh9lOY4ZRfTWI1iINzyou67DumwwEMfjO2FjWX3vnPxo0uTSL8LQ0agr7AG sKQA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=w+mStnz8; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id k8-20020a170902694800b0014fc3733e43si7496903plt.551.2022.03.11.08.46.31; Fri, 11 Mar 2022 08:46:58 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=w+mStnz8; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234359AbiCJOmy (ORCPT + 99 others); Thu, 10 Mar 2022 09:42:54 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:55710 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1343978AbiCJObe (ORCPT ); Thu, 10 Mar 2022 09:31:34 -0500 Received: from ams.source.kernel.org (ams.source.kernel.org [IPv6:2604:1380:4601:e00::1]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id C1592EAC8D; Thu, 10 Mar 2022 06:29:15 -0800 (PST) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ams.source.kernel.org (Postfix) with ESMTPS id 74813B8267B; Thu, 10 Mar 2022 14:29:14 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id A4426C340E8; Thu, 10 Mar 2022 14:29:12 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1646922553; bh=O524RDr5lWClGkjv5vJXeHY4lHi/puOfB9yChV9oZ7M=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=w+mStnz8FL5SpnAzpfkwKqyY25amsr/6TV72eTuwHXzDlELQmdRs/ylGq15jJvW7K fueOaCiDOLjoUX3tWbHIPn+KrzQiJx7P9HNDKPTT6Vh/PQQmEh9fuRba4aRwI/IBA2 6WAHMZy6pRnogDx3zBgFMBqALKb1GUU9ZQ+s06Fg= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Catalin Marinas , Mark Rutland , Will Deacon , Anshuman Khandual , Suzuki K Poulose Subject: [PATCH 5.15 16/58] arm64: Add Neoverse-N2, Cortex-A710 CPU part definition Date: Thu, 10 Mar 2022 15:19:05 +0100 Message-Id: <20220310140813.450830610@linuxfoundation.org> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220310140812.983088611@linuxfoundation.org> References: <20220310140812.983088611@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-7.6 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Suzuki K Poulose commit 2d0d656700d67239a57afaf617439143d8dac9be upstream. Add the CPU Partnumbers for the new Arm designs. Cc: Catalin Marinas Cc: Mark Rutland Cc: Will Deacon Acked-by: Catalin Marinas Reviewed-by: Anshuman Khandual Signed-off-by: Suzuki K Poulose Link: https://lore.kernel.org/r/20211019163153.3692640-2-suzuki.poulose@arm.com Signed-off-by: Will Deacon Signed-off-by: Greg Kroah-Hartman --- arch/arm64/include/asm/cputype.h | 4 ++++ 1 file changed, 4 insertions(+) --- a/arch/arm64/include/asm/cputype.h +++ b/arch/arm64/include/asm/cputype.h @@ -74,6 +74,8 @@ #define ARM_CPU_PART_NEOVERSE_N1 0xD0C #define ARM_CPU_PART_CORTEX_A77 0xD0D #define ARM_CPU_PART_CORTEX_A510 0xD46 +#define ARM_CPU_PART_CORTEX_A710 0xD47 +#define ARM_CPU_PART_NEOVERSE_N2 0xD49 #define APM_CPU_PART_POTENZA 0x000 @@ -115,6 +117,8 @@ #define MIDR_NEOVERSE_N1 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_N1) #define MIDR_CORTEX_A77 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A77) #define MIDR_CORTEX_A510 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A510) +#define MIDR_CORTEX_A710 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A710) +#define MIDR_NEOVERSE_N2 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_N2) #define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX) #define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX) #define MIDR_THUNDERX_83XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_83XX)