Received: by 2002:a05:6a10:413:0:0:0:0 with SMTP id 19csp2632235pxp; Mon, 14 Mar 2022 01:07:00 -0700 (PDT) X-Google-Smtp-Source: ABdhPJy3foQyDaYp3d8MBrfstHz8FLg9h1GihVk28MdZOUZZWGOEBkxqBTm3q2tDz5ieCa7aNoSi X-Received: by 2002:a05:6402:4386:b0:416:9ea3:5ee2 with SMTP id o6-20020a056402438600b004169ea35ee2mr19646491edc.298.1647245220625; Mon, 14 Mar 2022 01:07:00 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1647245220; cv=none; d=google.com; s=arc-20160816; b=j5p8OTXppxSMoF8p2iFIkrWkSvKWSl0Lb4I8OU8UTs7oAPpTg0td/fiqD5Q+OgvvM0 OwFWf1kh0zl4twdznvKVlMz9ZvFZtOJh9qM8vw6pu8GDmMBt4XoUuwWwYmsNoBrtr9R7 OfX9LDiha4BHNJ6Uq5viljajwYn2Q7pjTTp/b+6gqQ8epkPXesX3BdoKkccQ36sTXtsD dw4cgUJ/1RdYvHCLd1oY+jVs/LtP8tjb04qOlKimLa5OeI0hAdr+nCFudfHxhaqKkDu4 RG8VTodI/LScM90iNcWrl9mRk0eNegpgRKSW2wUp2TVBDOgFRxJ0pbWZ8UvaqyK/pciJ 5dQQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=ufBbvQAexSriWvMXZv4flnbt/7xBdIcOYOogujbLjik=; b=RWc0nlTlXjCul5XDuC03K+Pxy04b0M5K+fNZng2CGzKlZWI/dSCDLG2zijmtrIitd3 hVzeEfT8eKWNXPwZIOomGRXwMn3wjYe7ao9f/QSsaoCVh/h4MvKnI9F6n4o4fTPlYYXM DoxPU09+DRyADvPhZo4NiAvh3GSil5gOZtEb+Uvz9HH9Fv2WIJXQFzYlNq24QgqXLMZO HJmr8CH/Uzqki2zu1cNtSh8AUE0sJUR+XP3afg3DjOiYBTa/3I1FpTHaINuFqQK5MzTV /RJYR6e+xqZ2gO5OA49ApdhUwU7gZG/A85pmjwiZRkZdZf+F7H+wMyjuyjJV5SVQVQrz bR4w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@walle.cc header.s=mail2016061301 header.b=BfHPAMIE; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id z15-20020a170906270f00b006cfd220c292si8480164ejc.346.2022.03.14.01.06.15; Mon, 14 Mar 2022 01:07:00 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@walle.cc header.s=mail2016061301 header.b=BfHPAMIE; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233190AbiCMAXO (ORCPT + 99 others); Sat, 12 Mar 2022 19:23:14 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:59806 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233165AbiCMAXL (ORCPT ); Sat, 12 Mar 2022 19:23:11 -0500 Received: from ssl.serverraum.org (ssl.serverraum.org [IPv6:2a01:4f8:151:8464::1:2]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id A8B219BBB3; Sat, 12 Mar 2022 16:22:04 -0800 (PST) Received: from mwalle01.kontron.local. (unknown [213.135.10.150]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange ECDHE (P-384) server-signature RSA-PSS (2048 bits) server-digest SHA256) (No client certificate requested) by ssl.serverraum.org (Postfix) with ESMTPSA id B2D16223F0; Sun, 13 Mar 2022 01:22:02 +0100 (CET) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=walle.cc; s=mail2016061301; t=1647130922; h=from:from:reply-to:subject:subject:date:date:message-id:message-id: to:to:cc:cc:mime-version:mime-version: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=ufBbvQAexSriWvMXZv4flnbt/7xBdIcOYOogujbLjik=; b=BfHPAMIEaeGcamQgRCUDV1J5SGSmicKbpI4sNYxpxIkrNZwm7vVO1vQV5A5WLPSezxiOrw Bq1s/hq6LzzqpGUnsmtvrwLKcErEDbhguD2ZkRW4ktiDvv+fqZI1GEK0PVv7a/AeFpdTXp 2azNCw9ev6h0qsdVojM7f1UJH5xEh7U= From: Michael Walle To: "David S . Miller" , Jakub Kicinski , Rob Herring , Krzysztof Kozlowski , Andrew Lunn , Heiner Kallweit , Russell King Cc: netdev@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Michael Walle Subject: [PATCH net-next 3/3] et: mdio: mscc-miim: add lan966x internal phy reset support Date: Sun, 13 Mar 2022 01:21:53 +0100 Message-Id: <20220313002153.11280-4-michael@walle.cc> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20220313002153.11280-1-michael@walle.cc> References: <20220313002153.11280-1-michael@walle.cc> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-4.4 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_MED,SPF_HELO_NONE, SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The LAN966x has two internal PHYs which are in reset by default. The driver already supported the internal PHYs of the SparX-5. Now add support for the LAN966x, too. Add a new compatible to distinguish them. The LAN966x has additional control bits in this register, thus convert the regmap_write() to regmap_update_bits() to leave the remaining bits untouched. This doesn't change anything for the SparX-5 SoC, because there, the register consists only of reset bits. Signed-off-by: Michael Walle --- drivers/net/mdio/mdio-mscc-miim.c | 59 +++++++++++++++++++++---------- 1 file changed, 41 insertions(+), 18 deletions(-) diff --git a/drivers/net/mdio/mdio-mscc-miim.c b/drivers/net/mdio/mdio-mscc-miim.c index 7773d5019e66..d082a13d9af3 100644 --- a/drivers/net/mdio/mdio-mscc-miim.c +++ b/drivers/net/mdio/mdio-mscc-miim.c @@ -15,6 +15,7 @@ #include #include #include +#include #include #define MSCC_MIIM_REG_STATUS 0x0 @@ -36,11 +37,19 @@ #define PHY_CFG_PHY_RESET (BIT(5) | BIT(6) | BIT(7) | BIT(8)) #define MSCC_PHY_REG_PHY_STATUS 0x4 +#define LAN966X_CUPHY_COMMON_CFG 0x0 +#define CUPHY_COMMON_CFG_RESET_N BIT(0) + +struct mscc_miim_info { + unsigned int phy_reset_offset; + unsigned int phy_reset_mask; +}; + struct mscc_miim_dev { struct regmap *regs; int mii_status_offset; struct regmap *phy_regs; - int phy_reset_offset; + const struct mscc_miim_info *info; }; /* When high resolution timers aren't built-in: we can't use usleep_range() as @@ -157,27 +166,29 @@ static int mscc_miim_write(struct mii_bus *bus, int mii_id, static int mscc_miim_reset(struct mii_bus *bus) { struct mscc_miim_dev *miim = bus->priv; - int offset = miim->phy_reset_offset; - int mask = PHY_CFG_PHY_ENA | PHY_CFG_PHY_COMMON_RESET | - PHY_CFG_PHY_RESET; + unsigned int offset, mask; int ret; - if (miim->phy_regs) { - ret = regmap_write(miim->phy_regs, offset, 0); - if (ret < 0) { - WARN_ONCE(1, "mscc reset set error %d\n", ret); - return ret; - } + if (!miim->phy_regs || !miim->info) + return 0; - ret = regmap_write(miim->phy_regs, offset, mask); - if (ret < 0) { - WARN_ONCE(1, "mscc reset clear error %d\n", ret); - return ret; - } + offset = miim->info->phy_reset_offset; + mask = miim->info->phy_reset_mask; + + ret = regmap_update_bits(miim->phy_regs, offset, mask, 0); + if (ret < 0) { + WARN_ONCE(1, "mscc reset set error %d\n", ret); + return ret; + } - mdelay(500); + ret = regmap_update_bits(miim->phy_regs, offset, mask, mask); + if (ret < 0) { + WARN_ONCE(1, "mscc reset clear error %d\n", ret); + return ret; } + mdelay(500); + return 0; } @@ -272,7 +283,7 @@ static int mscc_miim_probe(struct platform_device *pdev) miim = bus->priv; miim->phy_regs = phy_regmap; - miim->phy_reset_offset = MSCC_PHY_REG_PHY_CFG; + miim->info = device_get_match_data(&pdev->dev); ret = of_mdiobus_register(bus, pdev->dev.of_node); if (ret < 0) { @@ -294,8 +305,20 @@ static int mscc_miim_remove(struct platform_device *pdev) return 0; } +static const struct mscc_miim_info mscc_ocelot_miim_info = { + .phy_reset_offset = MSCC_PHY_REG_PHY_CFG, + .phy_reset_mask = PHY_CFG_PHY_ENA | PHY_CFG_PHY_COMMON_RESET | + PHY_CFG_PHY_RESET, +}; + +static const struct mscc_miim_info mscc_lan966x_miim_info = { + .phy_reset_offset = LAN966X_CUPHY_COMMON_CFG, + .phy_reset_mask = CUPHY_COMMON_CFG_RESET_N, +}; + static const struct of_device_id mscc_miim_match[] = { - { .compatible = "mscc,ocelot-miim" }, + { .compatible = "mscc,ocelot-miim", .data = &mscc_ocelot_miim_info }, + { .compatible = "mscc,lan966x-miim", .data = &mscc_lan966x_miim_info }, { } }; MODULE_DEVICE_TABLE(of, mscc_miim_match); -- 2.30.2