Received: by 2002:a05:6a10:413:0:0:0:0 with SMTP id 19csp1341152pxp; Thu, 17 Mar 2022 07:40:01 -0700 (PDT) X-Google-Smtp-Source: ABdhPJw91mjGELepnmO/swHSnUqx7VAaSJzyNRLJQLmTu30PB0RqufGue6asydWKLkcHUmdTRUnz X-Received: by 2002:a17:90b:1d83:b0:1bf:39d7:207d with SMTP id pf3-20020a17090b1d8300b001bf39d7207dmr16444723pjb.130.1647528001003; Thu, 17 Mar 2022 07:40:01 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1647528000; cv=none; d=google.com; s=arc-20160816; b=yIw4/zCXHgZwyyVvwlt8e8JtDqJpcl/4cUivOtbaCcVX4+u6RV2/t8GTjv2KWf/ELa xqCTt0Kmw+MHO/fMcmkJ5CglLdRKYuRwccBbrzBJJ79eZp9J03QSHqR9DNmjh7RrOPZN ftMvsIN2I6623CC4tyP+z6DDbnAzPiZaU2sQ9U3+sQOtuUq77EbXzAlF6PqS+mtaVGbk D8mDmhq534Aay7WRnAvgALXxwCcdXp5N1sxKoR1BUKEtpQT2uVJCCxIYAKC3+Y5N5/9+ dZHNY0hXB+Ana5oJs0GhGfUF6V9yF2tpl1sJn5nnljHsjUh/KggKJNn8vKxcLsVrr6VF UDcw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=NgBbxflUf9eh33jKqCMVTkER8TSJLVLeSMT7znqm8a8=; b=Kabay+YtA1Wmta0dDm4wBTr6Yxdycx0AbSvHw6NR1S+I0pnvIGTTeUYjwzmOt3Mu84 RYJgGioWvh5JRlAlTs++HF8jnQlB13UIn2giAPL0M2AIh4sSE/5/hLYaz2T/5wTN+SDf Elqj8E8WYVdXF8pgkJWLeWlVWyyL2/F/bcaItmYEZP5K2fEtNqT8DtktZb/x+eeIuwrX kQDYQkYKWyI1P3VU6dZIA0HNf7ECu2HWqbo7KI+kq+w9TEVslwn8LB5OiS9Zs5GVXrgO AuTTeLfQE1GI9Fw/UR6U7yXPuJnAScJIoN1W7LIHVHOl1A9cZ49g7M/0/RaFEWCzB35r m3QA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=ncsqYQsC; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id e11-20020a170903240b00b001538a89de21si4954410plo.557.2022.03.17.07.39.44; Thu, 17 Mar 2022 07:40:00 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=ncsqYQsC; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229618AbiCQMtp (ORCPT + 99 others); Thu, 17 Mar 2022 08:49:45 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:38454 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233876AbiCQMtM (ORCPT ); Thu, 17 Mar 2022 08:49:12 -0400 Received: from dfw.source.kernel.org (dfw.source.kernel.org [IPv6:2604:1380:4641:c500::1]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 0D44A123BC1; Thu, 17 Mar 2022 05:47:55 -0700 (PDT) Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by dfw.source.kernel.org (Postfix) with ESMTPS id 9DF0461021; Thu, 17 Mar 2022 12:47:54 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id A81ADC340ED; Thu, 17 Mar 2022 12:47:53 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1647521274; bh=62C47pQSOOf9spFYo1V4gP2Z0LCmjTdWzMfnBYzSX1Q=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=ncsqYQsCIcVUZ4wPkk1S1c08FqcX1oZktjdsl72c8X49uWOC6gBXeFmDYgUQSTJGb wi97g5jLdFpgL4dZhBld0eNAWheFE5NJ0M2BcukVIn0OmM2hkdgSswwCCtEoeTAkFz qCz4uMd+P6EN+Cjm79cZRSoar/RfPTa5RzchZ6eA= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Rob Herring , Catalin Marinas , Will Deacon , James Morse , Sasha Levin Subject: [PATCH 5.4 03/43] arm64: Add part number for Arm Cortex-A77 Date: Thu, 17 Mar 2022 13:45:14 +0100 Message-Id: <20220317124527.770369903@linuxfoundation.org> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220317124527.672236844@linuxfoundation.org> References: <20220317124527.672236844@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-8.6 required=5.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,RCVD_IN_DNSWL_HI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Rob Herring commit 8a6b88e66233f5f1779b0a1342aa9dc030dddcd5 upstream. Add the MIDR part number info for the Arm Cortex-A77. Signed-off-by: Rob Herring Acked-by: Catalin Marinas Cc: Catalin Marinas Cc: Will Deacon Link: https://lore.kernel.org/r/20201028182839.166037-1-robh@kernel.org Signed-off-by: Will Deacon Signed-off-by: James Morse Signed-off-by: Sasha Levin --- arch/arm64/include/asm/cputype.h | 2 ++ 1 file changed, 2 insertions(+) diff --git a/arch/arm64/include/asm/cputype.h b/arch/arm64/include/asm/cputype.h index aca07c2f6e6e..b009d4813537 100644 --- a/arch/arm64/include/asm/cputype.h +++ b/arch/arm64/include/asm/cputype.h @@ -71,6 +71,7 @@ #define ARM_CPU_PART_CORTEX_A55 0xD05 #define ARM_CPU_PART_CORTEX_A76 0xD0B #define ARM_CPU_PART_NEOVERSE_N1 0xD0C +#define ARM_CPU_PART_CORTEX_A77 0xD0D #define APM_CPU_PART_POTENZA 0x000 @@ -102,6 +103,7 @@ #define MIDR_CORTEX_A55 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A55) #define MIDR_CORTEX_A76 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A76) #define MIDR_NEOVERSE_N1 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_N1) +#define MIDR_CORTEX_A77 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A77) #define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX) #define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX) #define MIDR_THUNDERX_83XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_83XX) -- 2.34.1