Received: by 2002:a05:6a10:413:0:0:0:0 with SMTP id 19csp478427pxp; Sat, 19 Mar 2022 07:38:15 -0700 (PDT) X-Google-Smtp-Source: ABdhPJw6efcLEyBUTyXc/65VMPWNEW/WBXdTyxH0HUzLO92OzjgOVkU84+5HCb7wSOD4t5pS/kTR X-Received: by 2002:aa7:cb0f:0:b0:416:201f:c64d with SMTP id s15-20020aa7cb0f000000b00416201fc64dmr14704008edt.48.1647700695277; Sat, 19 Mar 2022 07:38:15 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1647700695; cv=none; d=google.com; s=arc-20160816; b=BwatM4b5Xs/VT2HkrZzeDiQ5Gvp9BOTN+l/hKhQj3FZVP+wc7UVVUogArt03acWhf4 EePnfZdWirOOGMIjAhYdrRNkfBP8gAvYS6Vm1sV7T9p3jtS43fyNKI9Hd3pgn4hF6rdm o1ERAlVCCzeedFc511LvOTlOwdrlW0gGxJPOswOJttICB7S6cBrKYd0wq/gV6tg1oxn7 iTta6E8RjENuFOXsleKe2ayRPEuvG3L6QFrk99o+X+Ev57g3GxYpz5JPJA6nXW8gmw2p R+4IaoZp2nZFyMkYfHG18x9mOWFYVMDLlZTSkqDJzll6Dwr86jrmxXp2/iKGVSk+Typc Q4Xw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=PTDTxcRQD5STNs2OdcuvXbfGViqQiYDmIL6nStZ4zjs=; b=HoYHa2ZpWDuzMWf+3lM4fl34GboFXUbHL3A3N/R/r1bGubzgitvQZCRoc2ZL1j/K8v GDEsm1077wya1AcbiSbbqnlOWe0b4fsfB4B6Mt8foKv8Yicw2zlKa8402+KNDc2Gaf2/ LEMyKdbtwqocNIyNww59Oa7f/pQxpE3qoWJylioR9xIhdc+2W30csSCoeMJEcP4UpP1K Tqas268IyHiZYZxiPNKdUqs54AG8QrPSVRdMMvu+KdJXrKlFBY5TidJ+PPPAfNBnnHmE ffzGEUOelwFRLdOxz7tba7HLvoGANC8HI5mhjZEQmdkdJQ0HfSnA4cTuPRNR4o1IpHAG WBbQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id va2-20020a17090711c200b006df76385ec9si3252684ejb.873.2022.03.19.07.37.48; Sat, 19 Mar 2022 07:38:15 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233668AbiCRQ0X convert rfc822-to-8bit (ORCPT + 99 others); Fri, 18 Mar 2022 12:26:23 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:32960 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S239125AbiCRQ0L (ORCPT ); Fri, 18 Mar 2022 12:26:11 -0400 Received: from gloria.sntech.de (gloria.sntech.de [185.11.138.130]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 022509F6CE for ; Fri, 18 Mar 2022 09:22:45 -0700 (PDT) Received: from ip5b412258.dynamic.kabel-deutschland.de ([91.65.34.88] helo=diego.localnet) by gloria.sntech.de with esmtpsa (TLS1.3:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.92) (envelope-from ) id 1nVFN0-0007kC-Dd; Fri, 18 Mar 2022 17:22:30 +0100 From: Heiko =?ISO-8859-1?Q?St=FCbner?= To: Palmer Dabbelt Cc: Paul Walmsley , aou@eecs.berkeley.edu, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, wefu@redhat.com, liush@allwinnertech.com, guoren@kernel.org, atishp@atishpatra.org, anup@brainfault.org, drew@beagleboard.org, Christoph Hellwig , Arnd Bergmann , wens@csie.org, maxime@cerno.tech, gfavor@ventanamicro.com, andrea.mondelli@huawei.com, behrensj@mit.edu, xinhaoqu@huawei.com, mick@ics.forth.gr, allen.baum@esperantotech.com, jscheid@ventanamicro.com, rtrauben@gmail.com, samuel@sholland.org, cmuellner@linux.com, philipp.tomsich@vrull.eu Subject: Re: [PATCH v7 00/13] riscv: support for Svpbmt and D1 memory types Date: Fri, 18 Mar 2022 17:22:29 +0100 Message-ID: <7357378.TkYkKQKdYZ@diego> In-Reply-To: References: MIME-Version: 1.0 Content-Transfer-Encoding: 8BIT Content-Type: text/plain; charset="iso-8859-1" X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00,SPF_NONE, T_SCC_BODY_TEXT_LINE,T_SPF_HELO_TEMPERROR autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Palmer, Am Freitag, 18. M?rz 2022, 04:40:23 CET schrieb Palmer Dabbelt: > On Wed, 09 Mar 2022 14:06:55 PST (-0800), heiko@sntech.de wrote: > > Am Dienstag, 8. M?rz 2022, 12:56:20 CET schrieb Heiko St?bner: > >> Hi Palmer, > >> > >> Am Dienstag, 8. M?rz 2022, 01:47:25 CET schrieb Palmer Dabbelt: > >> > On Mon, 07 Mar 2022 12:52:57 PST (-0800), heiko@sntech.de wrote: > >> > > Svpbmt is an extension defining "Supervisor-mode: page-based memory types" > >> > > for things like non-cacheable pages or I/O memory pages. > >> > > > >> > > > >> > > So this is my 2nd try at implementing Svpbmt (and the diverging D1 memory > >> > > types) using the alternatives framework. > >> > > > >> > > This includes a number of changes to the alternatives mechanism itself. > >> > > The biggest one being the move to a more central location, as I expect > >> > > in the future, nearly every chip needing some sort of patching, be it > >> > > either for erratas or for optional features (svpbmt or others). > >> > > > >> > > Detection of the svpbmt functionality is done via Atish's isa extension > >> > > handling series [0] and thus does not need any dt-parsing of its own > >> > > anymore. > >> > > > >> > > The series also introduces support for the memory types of the D1 > >> > > which are implemented differently to svpbmt. But when patching anyway > >> > > it's pretty clean to add the D1 variant via ALTERNATIVE_2 to the same > >> > > location. > >> > > > >> > > The only slightly bigger difference is that the "normal" type is not 0 > >> > > as with svpbmt, so kernel patches for this PMA type need to be applied > >> > > even before the MMU is brought up, so the series introduces a separate > >> > > stage for that. > >> > > > >> > > > >> > > In theory this series is 3 parts: > >> > > - sbi cache-flush / null-ptr > >> > > >> > That first patch looks like an acceptable candidate for fixes. If > >> > there's a regression that manifests I'm happy to take it, but if it's > >> > only possible to manifest a crash with the new stuff then I'm OK just > >> > holding off until the merge window. > >> > >> While right now only my poking around the early init via alternatives > >> is affected, the problem exists for everyone. > >> > >> I.e. I do consider flush_icache_all() to be generic enough that we > >> should expect someone trying to call this in some early code-path > >> as well. > >> > >> But any call to flush_icache_all() before sbi_init() ran will cause the > >> breakage that is fixed by patch1 . > >> > >> > >> So it doesn't look like any _current_ code path has that issue, but > >> it might be good to just pick patch1 for the next merge window > >> individually? > >> > >> > >> > >> > > - alternatives improvements > >> > > - svpbmt+d1 > >> > > > >> > > So expecially patches from the first 2 areas could be applied when > >> > > deemed ready, I just thought to keep it together to show-case where > >> > > the end-goal is and not requiring jumping between different series. > >> > > > >> > > > >> > > I picked the recipient list from the previous versions, hopefully > >> > > I didn't forget anybody. > >> > > > >> > > changes in v7: > >> > > - fix typo in patch1 (Atish) > >> > > - moved to Atish's isa-extension framework > >> > > - and therefore move regular boot-alternatives directly behind fill_hwcaps > >> > > - change T-Head errata Kconfig text (Atish) > >> > > >> > I was just poking around v6, so I have some minor comments there. None > >> > of those need to block merging this, but I am getting a bunch of build > >> > failures under allmodconfig > >> > > >> > $ make.riscv allmodconfig > >> > # > >> > # configuration written to .config > >> > # > >> > $ make.riscv mm/kasan/init.o > >> > SYNC include/config/auto.conf.cmd > >> > CALL scripts/atomic/check-atomics.sh > >> > CC arch/riscv/kernel/asm-offsets.s > >> > CALL scripts/checksyscalls.sh > >> > CC mm/kasan/init.o > >> > ./arch/riscv/include/asm/pgtable.h: Assembler messages: > >> > ./arch/riscv/include/asm/pgtable.h:323: Error: attempt to move .org backwards > >> > make[2]: *** [scripts/Makefile.build:288: mm/kasan/init.o] Error 1 > >> > make[1]: *** [scripts/Makefile.build:550: mm/kasan] Error 2 > >> > make: *** [Makefile:1831: mm] Error 2 > >> > > >> > Unfortunately my build box just blew up so I haven't had time to confim > >> > this still exists on v7, but nothing's jumping out as a fix. I've put > >> > this on the riscv-d1 branch at kernel.org/palmer/linux, not sure exactly > >> > what's going on but I'm guessing one of the macros has gone off the > >> > rails. I'm going to look at something else (as this one at least > >> > depends on Atish's patches), but LMK if you've got the time to look into > >> > this or if I should. > >> > >> Yeah, we now depend on Atish's isa-extension parsing (same for my cmo > >> series and some more series I saw on the list), so getting that into a > >> mergeable position would be really great :-) > >> > >> "attempt to move .org backwards" seems to be the telltale sign of the > >> alternatives blocks not matching up in size. While I definitly didn't see > >> anything like this in my tests on qemu + d1, I'll try to investigate where > >> that comes from. > > > > Hmm, looking at your branch [0] it seems that you're missing > > patch7 that introduces the no-compressed-instruction thingy > > for alternatives. > > > > And missing that patch will of course cause the size issue. > > > > The patch has made its way to the actual mailing lists [1], so I guess > > it "just" somehow didn't reach your inbox due to some mail hickup? > > Sorry about that, I'm not sure what happened. no worries :-) . And I also have no clue where the hickup happened but am thankful that there is no general problem with mails. > Unfortunately I'm now getting some even trickier failures: a handful of > configurations are failing very early in boot. There doesn't seem to be > much pattern to the configs that fail, but at least rv32 defconfig (on > QEMU's virt board) is doing so. I've tried poking around a bit and > can't figure out what's going on. I'll try and look again tomorrow > morning. Hmm, really strange especially as the whole thing is somewhat limited to 64bit anyway. I guess it would be interesting if it's in the alternative-basics part of the svpbmt implementation. My short try on getting a (any) rv32 kernel boot in qemu wasn't sucessful yet, so I'll need to poke that more next week. Heiko > I've put my somewhat messy merged test branch at > kernel.org/palmer/riscv-d1-merge . Happy to hear if you have any > insights, otherwise I'l give it another shot (possibly after looking at > some other patches, there's quite a bit of a queue for this late). > > > > > > > Heiko > > > > > > [0] https://git.kernel.org/pub/scm/linux/kernel/git/palmer/linux.git/log/?h=riscv-d1 > > [1] https://lore.kernel.org/all/20220307205310.1905628-8-heiko@sntech.de/ > > > > > >> > > changes in v6: > >> > > - rebase onto 5.17-rc1 > >> > > - handle sbi null-ptr differently > >> > > - improve commit messages > >> > > - use riscv,mmu as property name > >> > > > >> > > changes in v5: > >> > > - move to use alternatives for runtime-patching > >> > > - add D1 variant > >> > > > >> > > > >> > > [0] https://lore.kernel.org/r/20220222204811.2281949-2-atishp@rivosinc.com > >> > > > >> > > > >> > > Heiko Stuebner (12): > >> > > riscv: prevent null-pointer dereference with sbi_remote_fence_i > >> > > riscv: integrate alternatives better into the main architecture > >> > > riscv: allow different stages with alternatives > >> > > riscv: implement module alternatives > >> > > riscv: implement ALTERNATIVE_2 macro > >> > > riscv: extend concatenated alternatives-lines to the same length > >> > > riscv: prevent compressed instructions in alternatives > >> > > riscv: move boot alternatives to after fill_hwcap > >> > > riscv: Fix accessing pfn bits in PTEs for non-32bit variants > >> > > riscv: add cpufeature handling via alternatives > >> > > riscv: remove FIXMAP_PAGE_IO and fall back to its default value > >> > > riscv: add memory-type errata for T-Head > >> > > > >> > > Wei Fu (1): > >> > > riscv: add RISC-V Svpbmt extension support > >> > > > >> > > arch/riscv/Kconfig.erratas | 29 +++-- > >> > > arch/riscv/Kconfig.socs | 1 - > >> > > arch/riscv/Makefile | 2 +- > >> > > arch/riscv/errata/Makefile | 2 +- > >> > > arch/riscv/errata/sifive/errata.c | 17 ++- > >> > > arch/riscv/errata/thead/Makefile | 1 + > >> > > arch/riscv/errata/thead/errata.c | 85 +++++++++++++++ > >> > > arch/riscv/include/asm/alternative-macros.h | 114 +++++++++++--------- > >> > > arch/riscv/include/asm/alternative.h | 16 ++- > >> > > arch/riscv/include/asm/errata_list.h | 52 +++++++++ > >> > > arch/riscv/include/asm/fixmap.h | 2 - > >> > > arch/riscv/include/asm/hwcap.h | 1 + > >> > > arch/riscv/include/asm/pgtable-32.h | 17 +++ > >> > > arch/riscv/include/asm/pgtable-64.h | 79 +++++++++++++- > >> > > arch/riscv/include/asm/pgtable-bits.h | 10 -- > >> > > arch/riscv/include/asm/pgtable.h | 53 +++++++-- > >> > > arch/riscv/include/asm/vendorid_list.h | 1 + > >> > > arch/riscv/kernel/Makefile | 1 + > >> > > arch/riscv/{errata => kernel}/alternative.c | 48 +++++++-- > >> > > arch/riscv/kernel/cpu.c | 1 + > >> > > arch/riscv/kernel/cpufeature.c | 80 +++++++++++++- > >> > > arch/riscv/kernel/module.c | 29 +++++ > >> > > arch/riscv/kernel/sbi.c | 10 +- > >> > > arch/riscv/kernel/setup.c | 2 + > >> > > arch/riscv/kernel/smpboot.c | 4 - > >> > > arch/riscv/kernel/traps.c | 2 +- > >> > > arch/riscv/mm/init.c | 1 + > >> > > 27 files changed, 546 insertions(+), 114 deletions(-) > >> > > create mode 100644 arch/riscv/errata/thead/Makefile > >> > > create mode 100644 arch/riscv/errata/thead/errata.c > >> > > rename arch/riscv/{errata => kernel}/alternative.c (59%) > >> > > >> > >> >