Received: by 2002:a05:6a10:2726:0:0:0:0 with SMTP id ib38csp86242pxb; Wed, 30 Mar 2022 23:54:21 -0700 (PDT) X-Google-Smtp-Source: ABdhPJw067OV927RP049hdae9KJrS5K7SpfzVS437HkY71axw5teBcQ2VYSfs3nHEfOkBoopOk6O X-Received: by 2002:a17:907:6e03:b0:6e0:15ce:77ba with SMTP id sd3-20020a1709076e0300b006e015ce77bamr3665167ejc.67.1648709661122; Wed, 30 Mar 2022 23:54:21 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1648709661; cv=none; d=google.com; s=arc-20160816; b=hakOtV7FRWTQWFYLJqEPQI0V5ArZpcgk0nqjhdTuMy1Md8rdRsf6tcp2+8sEM/LgPs u5C8bibmv12bxwURo6nR3GpF/jeTOR+PS4MkqlXRl5L4uQIbBkQSx/OGRsNyU+pNtJhA gk/5sfamXd2t6gcDnp7bHvhaOK3XtIh2uNE0UkPO9gozoQh8eJvfruqm5Lv4Ln267Tl5 P8EAaxT40lJEs/dYGdiR/2oApFLXbY+KG3dV3Raw9zmfLDflvC+Buxh4fmJSLFL1UGn+ 2UJIGmOkgITp3PCOQrFWTrDyVpsjJUzY3pzaKquw/PEOkgi3PxbEyY5Q+mmpnpQbvvfy 5fhQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:in-reply-to:from :references:cc:to:content-language:subject:user-agent:mime-version :date:message-id:dkim-signature; bh=qxjL86gtMljIddXIzPKuviVzSJGFhewpgBskTBo4D0c=; b=duoIFdWm+BAKUIs2IX/NQDPs8hhTDComWdci3gyCptWtycMPDwfZLy6mbI99cR84Kh xWLf2qFT/gQfSfJy4GXHgbooSfvDyknBm8K/6xn/8MKrndhrTNg4nDi6ca7qXa69q1pN jQ/2HKqbb4pu3lXU4FGD5l3jtCRXaml2nJWXKBjEDhUD2VZMif8dzN35trP8cAmJeO+X 7mEdUoFTHdKX2ApBwtlCSK5gHnIySAWuIMYviVze5frfqrIN3Rvc7IiHR7/1Ev7yo76K YfhJwUZNVLX0EPFd1cFW0MgFUAPQaHaf8p9lJh7f+Xrze6iXwe6jM5aC4YPNpqaqbe74 RCCA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=ZMeWY0sb; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from out1.vger.email (out1.vger.email. [2620:137:e000::1:20]) by mx.google.com with ESMTP id ez1-20020a1709070bc100b006e021f4c201si21211437ejc.271.2022.03.30.23.53.55; Wed, 30 Mar 2022 23:54:21 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) client-ip=2620:137:e000::1:20; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=ZMeWY0sb; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 2620:137:e000::1:20 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230080AbiCaFw5 (ORCPT + 99 others); Thu, 31 Mar 2022 01:52:57 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:57354 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230127AbiCaFwy (ORCPT ); Thu, 31 Mar 2022 01:52:54 -0400 Received: from mail-ed1-x52a.google.com (mail-ed1-x52a.google.com [IPv6:2a00:1450:4864:20::52a]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 63D761EF for ; Wed, 30 Mar 2022 22:51:07 -0700 (PDT) Received: by mail-ed1-x52a.google.com with SMTP id r23so26921994edb.0 for ; Wed, 30 Mar 2022 22:51:07 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=message-id:date:mime-version:user-agent:subject:content-language:to :cc:references:from:in-reply-to:content-transfer-encoding; bh=qxjL86gtMljIddXIzPKuviVzSJGFhewpgBskTBo4D0c=; b=ZMeWY0sbFGFwjxiZSSv82z7XB7hkWzu9HSU+f1tA+ajKRRIT2gSwRxVFVkERKBzmv1 vYu+kZEJDbW9OVvLV+QdXvI/cy8tF1rFdrzSBF4keiTVMVPzu+ZUDZ8AZmuMfdA4hFqg g9b5Y/H/w3mw72IXtiN4LUEUUd0mX75FVL7FyHHfw75XvT1wEe5PIRDKHBJQh659FtD5 epurch5c/bSk/Z5oU78UIS+em8dnETuRvYSHxgTkwNzK4ZdvShIlIBmmyS23CyaH/A3C zZ2dnSKxUpkhc56CdHNpdGHE6oLSeb51Pyi5RHnd9pZ61IfECCKCVCVitzI7WWVILFXD RDSQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:message-id:date:mime-version:user-agent:subject :content-language:to:cc:references:from:in-reply-to :content-transfer-encoding; bh=qxjL86gtMljIddXIzPKuviVzSJGFhewpgBskTBo4D0c=; b=YkB+9Bc5AmyzQtGlSbK6w+VbFGF/40BkqlzQYbTGzUtly5ll5IqaUgr+rdDzs3g/+C H+2haAAj0oZoQi2xNSIeORtB7XZCI8XVkKKLgrLl0C+2m3zCrrB92FXQrD8XtdwoHSOf zhMjSSi24VgbYfIQE6ygtr63vDYW6btpHFFYy5BTKew2ZbYYPb8YdwW5CgegaLlzL/3L L/fKn51e2QQWUdl5LgNz4FL+Q8e/RnHqBxQYx4O9wdLZN/d3k7IdyL0/PaGONxJFV961 dYCtwZsU2QtudUCUsaqbr4SK5NWgjSdMwq1hws3JuLptwxJtXlJONNqJ3n9FyNQwzCKx smbw== X-Gm-Message-State: AOAM530+SV03ZIqdYmLbCg8pVuiNLNEou07Kl1benUjyxqMlOnNPPac3 mo6EAIxnzp3C4bu0TKVuDsO12g== X-Received: by 2002:a05:6402:176b:b0:41a:fb21:ad41 with SMTP id da11-20020a056402176b00b0041afb21ad41mr14891395edb.339.1648705865928; Wed, 30 Mar 2022 22:51:05 -0700 (PDT) Received: from [192.168.0.164] (xdsl-188-155-201-27.adslplus.ch. [188.155.201.27]) by smtp.gmail.com with ESMTPSA id n25-20020aa7db59000000b00415965e9727sm10513846edt.18.2022.03.30.22.51.04 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Wed, 30 Mar 2022 22:51:05 -0700 (PDT) Message-ID: <23e6158f-47a9-aeeb-8965-85d48759c843@linaro.org> Date: Thu, 31 Mar 2022 07:51:04 +0200 MIME-Version: 1.0 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:91.0) Gecko/20100101 Thunderbird/91.7.0 Subject: Re: [PATCH 2/3] arm64: dts: imx8mp: Add Engicam i.Core MX8M Plus SoM Content-Language: en-US To: Manoj Sai , Rob Herring , Shawn Guo , Li Yang , Fabio Estevam , Matteo Lisi Cc: devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, NXP Linux Team , linux-amarula@amarulasolutions.com, Jagan Teki , Catalin Marinas , Will Deacon , Rob Herring , Suniel Mahesh , Michael Nazzareno Trimarchi References: <20220330191437.614065-1-abbaraju.manojsai@amarulasolutions.com> <20220330191437.614065-3-abbaraju.manojsai@amarulasolutions.com> From: Krzysztof Kozlowski In-Reply-To: <20220330191437.614065-3-abbaraju.manojsai@amarulasolutions.com> Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 7bit X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,NICE_REPLY_A,RCVD_IN_DNSWL_NONE, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 30/03/2022 21:14, Manoj Sai wrote: > i.Core MX8M Plus is an EDIMM SoM based on NXP i.MX8M Plus > from Engicam. > > General features: > - NXP i.MX8M Plus > - Up to 4GB LDDR4 > - 8 eMMC > - Gigabit Ethernet > - USB 3.0, 2.0 Host/OTG > - PCIe 3.0 interface > - I2S > - LVDS > - rest of i.MX8M Plus features > > i.Core MX8M Plus needs to mount on top of Engicam baseboards > for creating complete platform solutions. > > Add support for it. > > Signed-off-by: Manoj Sai > Signed-off-by: Matteo Lisi > Reviewed-by: Jagan Teki > --- > .../dts/freescale/imx8mp-icore-mx8mp.dtsi | 202 ++++++++++++++++++ > 1 file changed, 202 insertions(+) > create mode 100644 arch/arm64/boot/dts/freescale/imx8mp-icore-mx8mp.dtsi > > diff --git a/arch/arm64/boot/dts/freescale/imx8mp-icore-mx8mp.dtsi b/arch/arm64/boot/dts/freescale/imx8mp-icore-mx8mp.dtsi > new file mode 100644 > index 000000000000..10afa8983700 > --- /dev/null > +++ b/arch/arm64/boot/dts/freescale/imx8mp-icore-mx8mp.dtsi > @@ -0,0 +1,202 @@ > +// SPDX-License-Identifier: (GPL-2.0+ OR MIT) > +/* > + * Copyright (c) 2018 NXP > + * Copyright (c) 2019 Engicam srl > + * Copyright (c) 2020 Amarula Solutons(India) > + */ > + > +/ { > + compatible = "engicam,icore-mx8mp", "fsl,imx8mp"; > +}; > + > +&A53_0 { > + cpu-supply = <&buck2>; > +}; > + > +&A53_1 { > + cpu-supply = <&buck2>; > +}; > + > +&A53_2 { > + cpu-supply = <&buck2>; > +}; > + > +&A53_3 { > + cpu-supply = <&buck2>; > +}; > + > +&i2c1 { > + clock-frequency = <100000>; > + pinctrl-names = "default"; > + pinctrl-0 = <&pinctrl_i2c1>; > + status = "okay"; > + > + pmic: pca9450@25 { Generic node names, so pmic. > + reg = <0x25>; > + compatible = "nxp,pca9450c"; > + pinctrl-names = "default"; > + pinctrl-0 = <&pinctrl_pmic>; > + interrupt-parent = <&gpio1>; > + interrupts = <3 GPIO_ACTIVE_LOW>; > + > + regulators { > + buck1: BUCK1 { > + regulator-name = "BUCK1"; > + regulator-min-microvolt = <600000>; > + regulator-max-microvolt = <2187500>; > + regulator-boot-on; > + regulator-always-on; > + regulator-ramp-delay = <3125>; > + }; > + > + buck2: BUCK2 { > + regulator-name = "BUCK2"; > + regulator-min-microvolt = <600000>; > + regulator-max-microvolt = <2187500>; > + regulator-boot-on; > + regulator-always-on; > + regulator-ramp-delay = <3125>; > + nxp,dvs-run-voltage = <950000>; > + nxp,dvs-standby-voltage = <850000>; > + }; > + > + buck4: BUCK4{ > + regulator-name = "BUCK4"; > + regulator-min-microvolt = <600000>; > + regulator-max-microvolt = <3400000>; > + regulator-boot-on; > + regulator-always-on; > + }; > + > + buck5: BUCK5{ > + regulator-name = "BUCK5"; > + regulator-min-microvolt = <600000>; > + regulator-max-microvolt = <3400000>; > + regulator-boot-on; > + regulator-always-on; > + }; > + > + buck6: BUCK6 { > + regulator-name = "BUCK6"; > + regulator-min-microvolt = <600000>; > + regulator-max-microvolt = <3400000>; > + regulator-boot-on; > + regulator-always-on; > + }; > + > + ldo1: LDO1 { > + regulator-name = "LDO1"; > + regulator-min-microvolt = <1600000>; > + regulator-max-microvolt = <3300000>; > + regulator-boot-on; > + regulator-always-on; > + }; > + > + ldo2: LDO2 { > + regulator-name = "LDO2"; > + regulator-min-microvolt = <800000>; > + regulator-max-microvolt = <1150000>; > + regulator-boot-on; > + regulator-always-on; > + }; > + > + ldo3: LDO3 { > + regulator-name = "LDO3"; > + regulator-min-microvolt = <800000>; > + regulator-max-microvolt = <3300000>; > + regulator-boot-on; > + regulator-always-on; > + }; > + > + ldo4: LDO4 { > + regulator-name = "LDO4"; > + regulator-min-microvolt = <800000>; > + regulator-max-microvolt = <3300000>; > + regulator-boot-on; > + regulator-always-on; > + }; > + > + ldo5: LDO5 { > + regulator-name = "LDO5"; > + regulator-min-microvolt = <1800000>; > + regulator-max-microvolt = <3300000>; > + regulator-boot-on; > + regulator-always-on; > + }; > + }; > + }; > +}; > + > +&iomuxc { > + pinctrl_i2c1: i2c1grp { > + fsl,pins = < > + MX8MP_IOMUXC_I2C1_SCL__I2C1_SCL 0x400001c3 > + MX8MP_IOMUXC_I2C1_SDA__I2C1_SDA 0x400001c3 > + >; > + }; > + > + pinctrl_pmic: pmicirq { > + fsl,pins = < > + MX8MP_IOMUXC_GPIO1_IO03__GPIO1_IO03 0x000001c0 > + >; > + }; > + > + pinctrl_usdhc3: usdhc3grp { > + fsl,pins = < > + MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x190 > + MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d0 > + MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d0 > + MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d0 > + MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d0 > + MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d0 > + MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d0 > + MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d0 > + MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d0 > + MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d0 > + MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x190 > + >; > + }; > + > + pinctrl_usdhc3_100mhz: usdhc3grp-100mhz { Incorrect node names. Please take a look how this is done in existing sources and bindings. > + fsl,pins = < > + MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x194 > + MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d4 > + MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d4 > + MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d4 > + MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d4 > + MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d4 > + MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d4 > + MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d4 > + MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d4 > + MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d4 > + MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x194 > + >; > + }; > + > + pinctrl_usdhc3_200mhz: usdhc3grp-200mhz { > + fsl,pins = < > + MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x196 > + MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d6 > + MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d6 > + MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d6 > + MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d6 > + MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d6 > + MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d6 > + MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d6 > + MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d6 > + MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d6 > + MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x196 > + >; > + }; > +}; > + > +/* EMMC */ > +&usdhc3 { iomux by convention in NXP goes at the end. > + pinctrl-names = "default", "state_100mhz", "state_200mhz"; > + pinctrl-0 = <&pinctrl_usdhc3>; > + pinctrl-1 = <&pinctrl_usdhc3_100mhz>; > + pinctrl-2 = <&pinctrl_usdhc3_200mhz>; > + bus-width = <8>; > + non-removable; > + status = "okay"; > +}; Best regards, Krzysztof